Skip to main content

TSI721

RapidIO Bridge

The Tsi721 converts from PCIe to RapidIO and vice versa and provides full line rate bridging at 20 Gbaud. Using the Tsi721 designers can develop heterogeneous systems that leverage the peer to peer networking performance of RapidIO while at the same time using multiprocessor clusters that may only be PCIe enabled. Using the Tsi721, applications that require large amounts of data transferred efficiently without processor involvement can be executed using the full line rate block DMA+Messaging engines of the Tsi721.

Features

  • x4 PCIe V2.1 to x4 S-RIO V2.1
  • Single port: x4, x2 or x1 support
  • 1.25, 2.5, 3.125 and 5 Gbaud support
  • Multiple DMA and Messaging channels/engines each capable of supporting full 20 Gbaud I/O
  • 8Kbyte packet buffering per DMA and Messaging Channel
  • 20 Baud line rate performance for 64 byte or larger packets, max TLP payload 256 bytes, max block DMA 64 Mbyte
  • PCI Express non-transparent bridging for transaction mapping
  • Lane reversal
  • Automatic Polarity inversion for PCI Express
  • Typical power 2W
  • Reach Support: 60 cm over 2 connectors
  • 100, 125, 156.25 MHz S-RIO and PCIe Endpoint compatible clocking options
  • JTAG 1149.1 and 1149.6
  • 13x13 mm FCBGA
  • Industrial and Commercial options

Product Specification

Primary PCI BusSecondary BusTransparency ModeThroughput (Gbps)Cut Through Latency (ns)MulticastMulticast Masks (#)Pkg. Type
16300 FCBGA

Product Options

Orderable Part IDPart StatusPkg. CodePkg. TypeLead Count (#)Temp. GradePb (Lead) FreeOrder
TSI721-16GCLYActiveRM143FCBGA143CNoCheck Inventory
TSI721-16GILActiveHM143FCBGA143INoCheck Inventory
TSI721-16GILYActiveRM143FCBGA143INoCheck Inventory

Documents

Title Typesort icon Format File Size Date
locked
Tsi721 RapidFET 3_2_003 Module Software Tool ZIP 419 KB 12/20/2012
locked
PCIe2 to S-RIO2 Bridging and Switching Evaluation Platform Schematic Schematic PDF 1008 KB 06/26/2012
no-lock
S-RIO Switch Feature Comparison Chart Product Brief PDF 107 KB 07/31/2012
no-lock
Tsi721 Product Brief Product Brief PDF 941 KB 04/19/2012
locked
Tsi721 Pinlist and Ballmap Pinlist-Ballmap ZIP 127 KB 10/29/2010
no-lock
RapidIO2 Switch Overview Portfolio Overview PDF 4.03 MB 03/01/2011
no-lock
IDT PCI Express Solutions Overview Overview PDF 2.47 MB 09/14/2011
locked
Tsi721 Thermal Compact Model (Flotherm) FCBGA 2R Model - Thermal ZIP 1 KB 03/18/2010
locked
Tsi721 Thermal Compact Model (Flotherm) FCBGA Detailed Model - Thermal ZIP 9 KB 03/18/2011
locked
Tsi721 IBIS Model Model - IBIS TXT 290 KB 02/22/2012
locked
Tsi721 BSDL Model Model - BSDL TXT 22 KB 06/17/2011
locked
Tsi721 Header File Miscellaneous TXT 221 KB 07/05/2011
locked
PCIe2 to S-RIO2 Bridging and Switching Evaluation Platform Manual Manual - Eval Board PDF 1.20 MB 06/12/2012
locked
Tsi721 User Manual Manual PDF 3.92 MB 10/02/2012
locked
PCIe2 to S-RIO2 Bridging and Switching Evaluation Platform Quick Start Guide Guide PDF 130 KB 03/30/2012
locked
Tsi721 Device Errata Errata PDF 102 KB 10/02/2012
locked
Tsi721 Datasheet Datasheet PDF 417 KB 12/03/2012