# FemtoClock® Crystal/LVCMOS-to-LVCMOS/LVTTL Frequency Synthesizer **DATA SHEET** ## **General Description** The 840024I is a four output LVCMOS/LVTTL Synthesizer optimized to generate Ethernet reference clock frequency. The 840024I uses IDT's 3RD generation low phase noise VCO technology and can achieve 1ps or lower typical random RMS phase jitter, easily meeting Ethernet jitter requirements. The 840024I is packaged in a small 20-pin TSSOP package. #### **Features** - Four LVCMOS / LVTTL outputs - Selectable crystal oscillator interface or LVCMOS / LVTTL single-ended clock input - Supports the following output frequency: 125MHz - RMS phase jitter @125MHz (1.875MHz 20MHz): 0.6ps (typical) - Power supply modes: Core/Output 3.3V/3.3V 3.3V/2.5V 2.5V/2.5V - -40°C to 85°C ambient operating temperature - Available in lead-free (RoHS 6) package ## **Block Diagram** 1 ## **Pin Assignment** 20-Lead TSSOP 6.5mm x 4.4mm x 0.925mm package body **G** Package **Top View** ## **Table 1. Pin Descriptions** | Number | Name | Ту | pe | Description | |----------------|----------------------|--------|----------|-----------------------------------------------------------------------------------------| | 1, 2, 9, 20 | nc | Unused | | No connect pins. | | 3 | nXTAL_SEL | Input | Pulldown | PLL reference select control input. See Table 3A. LVCMOS/LVTTL interface levels. | | 4 | TEST_CLK | Input | Pulldown | Single-ended clock input. LVCMOS/LVTTL interface levels. | | 5 | OE | Input | Pullup | Output enable control pin. See Table 3B. LVCMOS/LVTTL interface levels. | | 6 | MR | Input | Pulldown | Master reset control pin. See Table 3C. LVCMOS/LVTTL interface levels. | | 7 | nPLL_SEL | Input | Pulldown | PLL bypass control input. See Table 3D. LVCMOS/LVTTL interface levels. | | 8 | $V_{DDA}$ | Power | | Analog supply pin. | | 10 | $V_{DD}$ | Power | | Core supply pin. | | 11, 12 | XTAL_OUT,<br>XTAL_IN | Input | | Crystal oscillator interface. XTAL_IN is the input. XTAL_OUT is the output. | | 13, 19 | GND | Power | | Power supply ground. | | 14, 15, 17, 18 | Q3, Q2, Q1,<br>Q0 | Output | | Single-ended clock outputs. $17\Omega$ output impedance. LVCMOS/LVTTL interface levels. | | 16 | $V_{DDO}$ | Power | | Output supply pin. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. ## **Table 2. Pin Characteristics** | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|--------------------------------------------------|------------------------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | C <sub>PD</sub> | Power Dissipation<br>Capacitance<br>(per output) | | | 8 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | | D. | Output Impedance | $V_{DDO} = 3.3V \pm 5\%$ | | 17 | | Ω | | R <sub>OUT</sub> | Output impedance | V <sub>DDO</sub> = 2.5V ± 5% | | 21 | | Ω | ## **Function Tables** ### Table 3A. nXTAL\_SEL PLL Reference Select Function Table | nXTAL_SEL | PLL Reference Input | |-------------|---------------------| | 0 (default) | XTAL Interface | | 1 | TEST_CLK | #### **Table 3B. Output Enable Function Table** | OE | Output Operation | |-------------|----------------------------------------------| | 0 | Q[0:3] are disabled in high-impedance state. | | 1 (default) | Q[0:3] are enabled. | #### **Table 3C. Master Reset Function Table** | MR | Reset Operation | |-------------|----------------------------------------------------------------------| | 0 (default) | Normal operation, internal dividers are enabled. | | 1 | Internal dividers are reset, Q[0:3] are disabled in logic low state. | ### Table 3D. PLL Bypass Function Table | nPLL_SEL | PLL Operation | |-------------|------------------------------------------------------------------------------------------------------------------------| | 0 (default) | PLL is enabled | | 1 | PLL is bypassed. The output frequency is equal to the selected reference frequency divided by the output divider of 5. | ## **Absolute Maximum Ratings** NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. | Item | Rating | |---------------------------------------------|----------------------------------------------------------| | Supply Voltage, V <sub>DD</sub> | 4.6V | | Inputs, V <sub>I</sub> XTAL_IN Other Inputs | 0V to V <sub>DD</sub><br>-0.5V to V <sub>DD</sub> + 0.5V | | Outputs, V <sub>O</sub> | -0.5V to V <sub>DDO</sub> + 0.5V | | Package Thermal Impedance, $\theta_{JA}$ | 86.7°C/W (0 mps) | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | #### **DC Electrical Characteristics** Table 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = -40$ °C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|------------------------|---------|----------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | $V_{DDA}$ | Analog Supply Voltage | | V <sub>DD</sub> – 0.14 | 3.3 | $V_{DD}$ | V | | $V_{DDO}$ | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Core Supply Current | | | | 90 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 14 | mA | | I <sub>DDO</sub> | Output Supply Current | No Load | | | 8 | mA | ### Table 4B. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|------------------------|---------|----------|-------| | $V_{DD}$ | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | $V_{DDA}$ | Analog Supply Voltage | | V <sub>DD</sub> – 0.14 | 3.3 | $V_{DD}$ | V | | $V_{DDO}$ | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Core Supply Current | | | | 90 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 14 | mA | | I <sub>DDO</sub> | Output Supply Current | No Load | | | 8 | mA | Table 4C. Power Supply DC Characteristics, $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , $T_A = -40$ °C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|------------------------|---------|----------|-------| | $V_{DD}$ | Core Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | $V_{DDA}$ | Analog Supply Voltage | | V <sub>DD</sub> - 0.14 | 2.5 | $V_{DD}$ | V | | $V_{DDO}$ | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Core Supply Current | | | | 90 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 14 | mA | | I <sub>DDO</sub> | Output Supply Current | No Load | | | 8 | mA | Table 4D. LVCMOS/LVTTL DC Characteristics, $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------------|-----------------------------------------|------------------------------------------------------------------------------|---------|---------|-----------------------|-------| | ., | | | V <sub>DD</sub> = 3.465V | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IH</sub> | Input High Vol | iage | V <sub>DD</sub> = 2.625V | 1.7 | | V <sub>DD</sub> + 0.3 | V | | ., | Innut Low Volt | | V <sub>DD</sub> = 3.465V | -0.3 | | 0.8 | V | | V <sub>IL</sub> | Input Low Volt | age | V <sub>DD</sub> = 2.625V | -0.3 | | 0.7 | V | | | | OE | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V or 2.625V | | | 5 | μΑ | | I <sub>IH</sub> | Input<br>High Current | TEST_CLK, MR,<br>nXTAL_SEL,<br>nPLL_SEL | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V or 2.625V | | | 150 | μА | | | Innut | OE | V <sub>DD</sub> = 3.465V or 2.625V,<br>V <sub>IN</sub> = 0V | -150 | | | μΑ | | I <sub>IL</sub> | Input<br>Low Current | TEST_CLK, MR,<br>nXTAL_SEL,<br>nPLL_SEL | V <sub>DD</sub> = 3.465V or 2.625V,<br>V <sub>IN</sub> = 0V | -5 | | | μА | | V | Output High V | oltogo | $V_{DDO} = 3.3V \pm 5\%$ ; $I_{OH} = -12mA$ | 2.6 | | | V | | V <sub>OH</sub> | Output High Voltage | | $V_{DDO} = 2.5V \pm 5\%$ ; $I_{OH} = -12mA$ | 1.8 | | | V | | V <sub>OL</sub> | Output Low Vo | oltage | $V_{DDO} = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\%;$<br>$I_{OL} = 12\text{mA}$ | | | 0.5 | V | ## **Table 5. Crystal Characteristics** | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|---------|-------------|---------|-------| | Mode of Oscillation | | | Fundamental | | | | Frequency | | | 25 | | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance | | | | 7 | pF | NOTE: Characterized using an 18pF parallel resonant crystal. #### **AC Electrical Characteristics** Table 6A. AC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------|-----------------------------------|------------------------------------------------|---------|---------|---------|-------| | f <sub>OUT</sub> | Output Frequency | | | 125 | | MHz | | tsk(o) | Output Skew; NOTE 1, 2 | | | 20 | 60 | ps | | tjit(Ø) | RMS Phase Jitter (Random); NOTE 3 | 125MHz, Integration Range:<br>1.875MHz – 20MHz | | 0.604 | | ps | | t <sub>LOCK</sub> | PLL Lock Time | | | 50 | 100 | ms | | $t_R / t_F$ | Output Rise/Fall Time | 20% to 80% | 250 | 400 | 750 | ps | | odc | Output Duty Cycle | | 42 | 50 | 58 | % | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. NOTE: Characterized with crystal input. NOTE 1: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub>/2. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. NOTE 3: Refer to phase noise plots. Table 6B. AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 2.5V \pm 5\%$ , $T_A = -40$ °C to 85°C | Symbol | Parameter | rameter Test Conditions | | Typical | Maximum | Units | | |-----------------------------------|-----------------------------------|------------------------------------------------|----------------|---------|---------|-------|--| | f <sub>OUT</sub> Output Frequency | | | | 125 | | MHz | | | tsk(o) | Output Skew; NOTE 1, 2 | | | 20 | 60 | ps | | | tjit(Ø) | RMS Phase Jitter (Random); NOTE 3 | 125MHz, Integration Range:<br>1.875MHz – 20MHz | | 0.546 | | ps | | | t <sub>LOCK</sub> | PLL Lock Time | | | 50 | 100 | ms | | | $t_R / t_F$ | Output Rise/Fall Time | 20% to 80% | to 80% 250 400 | | 750 | ps | | | odc | Output Duty Cycle | | 46 | 50 | 54 | % | | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. NOTE: Characterized with crystal input. NOTE 1: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub>/2. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. NOTE 3: Refer to phase noise plots. Table 6C. AC Characteristics, $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | eter Test Conditions Minimum | | Typical | Maximum | Units | | |-------------------|-----------------------------------|------------------------------------------------|-----|---------|---------|-------|--| | f <sub>OUT</sub> | Output Frequency | | | 125 | | MHz | | | tsk(o) | Output Skew; NOTE 1, 2 | | | 20 | 60 | ps | | | tjit(Ø) | RMS Phase Jitter (Random); NOTE 3 | 125MHz, Integration Range:<br>1.875MHz – 20MHz | | 0.544 | | ps | | | t <sub>LOCK</sub> | PLL Lock Time | | | 50 | 100 | ms | | | $t_R / t_F$ | Output Rise/Fall Time | 20% to 80% | 250 | 400 | 750 | ps | | | odc | Output Duty Cycle | | 42 | 50 | 58 | % | | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. NOTE: Characterized with crystal input. NOTE 1: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub>/2. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. NOTE 3: Refer to phase noise plots. ## Typical Phase Noise at 125MHz (3.3V/3.3V) ## Typical Phase Noise at 125MHz (3.3V/2.5V) Noise Power dBc ## Typical Phase Noise at 125MHz (2.5V/2.5V) ## **Parameter Measurement Information** 3.3V Core/3.3V LVCMOS Output Load AC Test Circuit 3.3V Core/2.5V LVCMOS Output Load AC Test Circuit 2.5V Core/2.5V LVCMOS Output Load AC Test Circuit **RMS Phase Jitter** **Output Skew** **Output Duty Cycle/Pulse Width/Period** ## **Parameter Measurement Information, continued** **Output Rise/Fall Time** ## **Applications Information** ## **Recommendations for Unused Input and Output Pins** ### Inputs: #### **TEST\_CLK Input** For applications not requiring the use of the test clock, it can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from the TEST\_CLK to ground. #### **LVCMOS Control Pins** All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. ## **Outputs:** ### **LVCMOS Outputs** All unused LVCMOS outputs can be left floating. There should be no trace attached. ### **Overdriving the XTAL Interface** The XTAL\_IN input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The XTAL\_OUT pin can be left floating. The amplitude of the input signal should be between 500mV and 1.8V and the slew rate should not be less than 0.2V/nS. For 3.3V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise. *Figure 1A* shows an example of the interface diagram for a high speed 3.3V LVCMOS driver. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R1 and R2 can be $100\Omega$ . This can also be accomplished by removing R1 and changing R2 to $50\Omega$ . The values of the resistors can be increased to reduce the loading for a slower and weaker LVCMOS driver. Figure 1B shows an example of the interface diagram for an LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the XTAL\_IN input. It is recommended that all components in the schematics be placed in the layout. Though some components might not be used, they can be utilized for debugging purposes. The datasheet specifications are characterized and quaranteed by using a quartz crystal as the input. Figure 1A. General Diagram for LVCMOS Driver to XTAL Input Interface Figure 1B. General Diagram for LVPECL Driver to XTAL Input Interface #### **Schematic Layout** Figure 2 shows an example of 840024I application schematic. In this example, the device is operated at $V_{DD} = V_{DDO} = 3.3V$ . An 18pF parallel resonant 25MHz crystal is used. The load capacitance C1 = 22pF and C2 = 22pF are recommended for frequency accuracy. Depending on the parasitics of the printed circuit board layout, these values might require a slight adjustment to optimize the frequency accuracy. Crystals with other load capacitance specifications can be used. This will required adjusting C1 and C2. As with any high speed analog circuitry, the power supply pins are vulnerable to noise. To achieve optimum jitter performance, power supply isolation is required. The 840024l provides separate power supplies to isolate from coupling into the internal PLL. In order to achieve the best possible filtering, it is recommended that the placement of the filter components be on the device side of the PCB as close to the power pins as possible. If space is limited, the 0.1uF capacitor in each power pin filter should be placed on the device side of the PCB and the other components can be placed on the opposite side. Figure 2. 840024l Application Schematic Power supply filter recommendations are a general guideline to be used for reducing external noise from coupling into the devices. The filter performance is designed for wide range of noise frequencies. This low-pass filter starts to attenuate noise at approximately 10kHz. If a specific frequency noise component is known, such as switching power supply frequencies, it is recommended that component values be adjusted and if required, additional filtering be added. Additionally, good general design practices for power plane voltage stability suggests adding bulk capacitances in the local area of all devices. The schematic example focuses on functional connections and is not configuration specific. Refer to the pin description and functional tables in the datasheet to ensure the logic control inputs are properly set. #### **Power Considerations** This section provides information on power dissipation and junction temperature for the 840024I. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the 840024l is the sum of the core power plus the analog power plus the output power dissipated into the load. The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \* (I<sub>DD</sub> + I<sub>DDA</sub> + I<sub>DDO</sub>) = 3.465V \*(90mA + 14mA + 8mA) = 388.1mW #### **Dynamic Power Dissipation at 125MHz** Power (125MHz) = $$C_{PD}$$ \* Frequency \* $(V_{DD})^2$ = 8pF \* 125MHz \* $(3.465V)^2$ = **12mW per output** Total Power (125MHz) = 12mW \* 4 = **48mW** #### **Total Power Dissipation** - Total Power - = Power (core) $_{MAX}$ + Power (125MHz) - = 388.1 mW + 48 mW - = 436.1 mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 86.7°C/W per Table 7 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.436\text{W} *86.7^{\circ}\text{C/W} = 122.8^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer). Table 7. Thermal Resistance $\theta_{JA}$ for 20 Lead TSSOP, Forced Convection | $\theta_{\sf JA}$ vs. Air Flow | | | | | | |---------------------------------------------|----------|----------|----------|--|--| | Meters per Second | 0 | 1 | 2.5 | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 86.7°C/W | 82.4°C/W | 80.2°C/W | | | ## **Reliability Information** Table 8. $\theta_{\text{JA}}$ vs. Air Flow Table for a 20 Lead TSSOP | θ <sub>JA</sub> vs. Air Flow | | | | | |---------------------------------------------|----------|----------|----------|--| | Meters per Second | 0 | 1 | 2.5 | | | Multi-Layer PCB, JEDEC Standard Test Boards | 86.7°C/W | 82.4°C/W | 80.2°C/W | | #### **Transistor Count** The transistor count for ICS40024I is: 3093 ## **Package Outline and Package Dimensions** Package Outline - G Suffix for 20 Lead TSSOP **Table 9. Package Dimensions** | All Dir | All Dimensions in Millimeters | | | | | | |---------|-------------------------------|-------|--|--|--|--| | Symbol | Minimum Maximum | | | | | | | N | 20 | | | | | | | Α | | 1.20 | | | | | | A1 | 0.05 | 0.15 | | | | | | A2 | 0.80 | 1.05 | | | | | | b | 0.19 | 0.30 | | | | | | С | 0.09 | 0.20 | | | | | | D | 6.40 | 6.60 | | | | | | Е | 6.40 | Basic | | | | | | E1 | 4.30 | 4.50 | | | | | | е | 0.65 | Basic | | | | | | L | 0.45 | 0.75 | | | | | | α | 0° | 8° | | | | | | aaa | 0.10 | | | | | | Reference Document: JEDEC Publication 95, MO-153 ## **Ordering Information** ## **Table 10. Ordering Information** | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|---------------------------|--------------------|---------------| | 840024BGILF | ICS840024BIL | "Lead-Free" 20 Lead TSSOP | Tube | -40°C to 85°C | | 840024BGILFT | ICS840024BIL | "Lead-Free" 20 Lead TSSOP | Tape & Reel | -40°C to 85°C | ## **Revision History Sheet** | Rev | Table | Page | Description of Change | Date | |-----|--------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | В | | 1 | Block Diagram - corrected nXTAL_SEL to select XTAL when LOW (0) and select TEST_CLK when HIGH (1). | 8/30/2012 | | С | 4A - 4C<br>6A - 6C | 4<br>6 | Output Supply Current, Test Conditions: Added 'No Load'. Added NOTE: Use XTAL input. | 12/6/12 | | С | Features<br>4A - 4C<br>6A - 6C | 1<br>4<br>6<br>13 | Deleted 17Ω Output Impedance. RMS Phase Jitter from 0.604ps to 0.6ps I <sub>DDA</sub> from 12mA to 14mA Deleted NOTE: Use XTAL input. Added NOTE: Characterized with crystal input. Updated Power Considerations for 14mA | 1/11/13 | | С | | | Updated data sheet format. | 4/3/15 | ### **Corporate Headquarters** 6024 Silver Creek Valley Road San Jose, CA 95138 USA Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com **Tech Support** email: clocks@idt.com DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. DT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications, such as those requiring extended temperature ranges, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Product specification subject to change without notice. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners. Copyright ©2015 Integrated Device Technology, Inc.. All rights reserved.