## **Brief Description** The ZSPM4521 is a DC/DC synchronous switching lithium-ion (Li-Ion) battery charger with fully integrated power switches, internal compensation, and full fault protection. It uses a temperature-independent photovoltaic maximum power point tracking (MPPT) function to optimize power output from the source during Full-Charge Constant-Current (CC) Mode. Its switching frequency of 1MHz enables the use of small filter components, resulting in smaller board space and reduced bill-of material costs. During Full-Charge Constant-Current Mode, the duty cycle is controlled by the MPPT regulator. Once the battery's termination voltage is reached, the regulator operates in Constant Voltage Mode. In this mode, the ZSPM4521 modulates the charging current until the battery reaches full charge. When the regulator is disabled (the EN pin is low), the device draws 10µA (typical) quiescent current (Disabled Mode). The ZSPM4521 includes supervisory reporting through the NFLT (inverted fault) open-drain output to interface other components in the system. Device programming is achieved by an $I^2C^{TM*}$ interface through the SCL and SDA pins. #### **Benefits** - Up to 1.5A of continuous output current in Full-Charge Constant Current (CC) Mode - High efficiency up to 92% with typical loads ## **Features** - Temperature-independent photovoltaic maximum power tracking (MPPT) regulator - VBAT reverse-current blocking - Programmable temperature-compensated termination voltage: 3.94V to 4.18V ± 1% - User programmable maximum charge current: 50mA to 1500mA - Supervisor for V<sub>BAT</sub> reported at the NFLT pin - Input supply under-voltage lockout - Full protection for VBAT over-current, overtemperature, VBAT over-voltage, and charging timeout - · Charge status indication - I<sup>2</sup>C<sup>™</sup> program interface with EEPROM registers #### **Related IDT Smart Power Products** - ZSPM4523 DC/DC Synchronous Switching Super Capacitor Charger With MPPT Regulator - ZSPM4551 High-Efficiency Li-Ion Battery Charger - ZSPM4121 Ultra-low Power Under-Voltage Switch - ZSPM4141 Ultra-Low-Power Linear Regulator ## **Physical Characteristics** - Wide input voltage range: 4.0V to 7.2V - Junction operating temperature: -40°C to 125°C - Package: 16-pin PQFN (4mm x 4mm) **ZSPM4521 Application Circuit** ## **Available Support** - Evaluation Kit - Documentation <sup>\*</sup> I<sup>2</sup>C™ is a trademark of NXP. ## ZSPM4521 Block Diagram ## **Typical Applications** - Portable solar chargers - Off-grid systems - Wireless sensor networks - HVAC controls # **Ordering Information** | Ordering Code | Description | Package | |---------------|--------------------------------------------------------------------------|-------------------------------------| | ZSPM4521AA1W | ZSPM4521 High Efficiency Li-Ion Battery Charger for Photovoltaic Sources | 16-pin PQFN / 7" Reel (1000 parts) | | ZSPM4521AA1R | ZSPM4521 High Efficiency Li-Ion Battery Charger for Photovoltaic Sources | 16-pin PQFN / 13" Reel (3300 parts) | | ZSPM4521KIT | ZSPM4521 Evaluation Kit | Kit | Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 www.IDT.com Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com/go/sales Tech Support <a href="https://www.IDT.com/go/support">www.IDT.com/go/support</a> DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners. For datasheet type definitions and a glossary of common terms, visit <a href="www.idt.com/go/qlossary">www.idt.com/go/qlossary</a>. All contents of this document are copyright of Integrated Device Technology, Inc. All rights reserved. # **Contents** | 1 | ZSF | PM4521 CharacteristicsPM4521 Characteristics | . 5 | |---|------|---------------------------------------------------------------------------------|-----| | | 1.1. | Absolute Maximum Ratings | . 5 | | | 1.2. | Thermal Characteristics | | | | 1.3. | Recommended Operating Conditions | . 6 | | | 1.4. | Electrical Characteristics | | | | 1.5. | I <sup>2</sup> C™ Interface Timing Requirements | 10 | | 2 | Fur | nctional Description | 11 | | | 2.1. | Internal Protection | 12 | | | 2.1. | .1. VIN Under-Voltage Lockout | 12 | | | 2.1. | .2. Internal Current Limit | 12 | | | 2.1. | | | | | 2.1. | | | | | 2.2. | Fault Handling | 13 | | | 2.2. | .1. NFLT Pin Functionality | 13 | | | 2.2. | .2. Other Faults | 13 | | | | Serial Interface | | | | 2.3. | .1. I <sup>2</sup> C™ Subaddress Definition | 15 | | | 2.3. | .2. I <sup>2</sup> C™ Bus Operation | 15 | | | | Status and Configuration Registers | | | 3 | App | plication Circuits | 22 | | | 3.1. | Typical Application Circuit | 22 | | | 3.2. | Selection of External Components | | | | 3.2. | .1. C <sub>OUT</sub> Output Capacitor | 22 | | | 3.2. | .2. L <sub>OUT</sub> Output Inductor | 22 | | | 3.2. | // | | | | 3.2. | .4. C <sub>VDD</sub> Bypass Capacitor for VDD Internal Reference Voltage Output | 23 | | | 3.2. | CERCE 1 5 | | | | 3.2. | · · | | | 4 | Pin | Configuration and Package | | | | 4.1. | ZSPM4521 Package Dimensions | | | | 4.2. | Pin-Out Assignments | | | | 4.3. | Pin Description for 16-Pin PQFN (4 x 4 mm) | | | | 4.4. | Package Markings | 26 | | 5 | Lay | out Recommendations | | | | 5.1. | Multi-Layer PCB Layout | 27 | | | 5.2. | Single-Layer PCB Layout | 28 | | 6 | | dering Information | | | 7 | | ated Documents | | | 8 | Doo | cument Revision History | 30 | # **List of Figures** | ZSPM4521 Block Diagram | 11 | |---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------| | Charging State Diagram | 14 | | Subaddress in I <sup>2</sup> C™ Transmission | 15 | | I <sup>2</sup> C™ Start / Stop Protocol | 16 | | I <sup>2</sup> C™ Data Transmission Timing | 16 | | Typical Application Circuit for Charging a Lithium-Ion Battery via Photovoltaic Cells | 22 | | | | | ZSPM4521 Pin Assignments | 25 | | Marking Diagram 16-Pin PQFN (4 x 4 mm) | 26 | | Package and PCB Land Configuration for Multi-Layer PCB | 27 | | JEDEC Standard FR4 Multi-Layer Board – Cross-Sectional View | 27 | | Conducting Heat Away from the Die using an Exposed Pad Package | 28 | | Application Using a Single-Layer PCB | 29 | | Tables Tables | | | Absolute Maximum Ratings | 5 | | Thermal Characteristics | 5 | | Recommended Operating Conditions | 6 | | Electrical Characteristics | 6 | | I <sup>2</sup> C™ Interface Timing Characteristics | 10 | | Register Descriptions (Device Address = 48 <sub>HEX</sub> ) | 17 | | STATUS Register—Address 00 <sub>HEX</sub> | 17 | | Configuration Register CONFIG1—Address 02 <sub>HEX</sub> | 18 | | Configuration Register CONFIG2—Address 03 <sub>HEX</sub> | 18 | | Configuration Register CONFIG3—Address 04 <sub>HEX</sub> | 19 | | Configuration Register CONFIG4—Address 05 <sub>HEX</sub> | 19 | | Configuration Register CONFIG5—Address 06 <sub>HEX</sub> | 20 | | Enable Configuration Register CONFIG_ENABLE—Address 11 <sub>HEX</sub> | 21 | | EEPROM Control Register EEPROM_CTRL—Address 12 <sub>HEX</sub> | 21 | | Pin Description | 25 | | | ZSPM4521 Block Diagram Charging State Diagram Subaddress in I²C™ Transmission | ## 1 ZSPM4521 Characteristics Important: Stresses beyond those listed under "Absolute Maximum Ratings" (section 1.1) may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability. ## 1.1. Absolute Maximum Ratings Over operating free-air temperature range unless otherwise noted. Table 1.1 Absolute Maximum Ratings | Parameter | Value 1) | Unit | |--------------------------------------------------------|-------------|------| | VIN, EN, NFLT, SCL, SDA, VTHERM, VTH_REF, VBAT, VSENSE | -0.3 to 8 | V | | SW | -1 to 8.8 | V | | VDD | -0.3 to 3.6 | V | | Operating Junction Temperature Range, T <sub>J</sub> | -40 to 125 | °C | | Storage Temperature Range, T <sub>STOR</sub> | -65 to 150 | °C | | Electrostatic Discharge – Human Body Model 2) | ±2k | V | | Electrostatic Discharge – Machine Model 2) | +/-200 | V | | Lead Temperature (soldering, 10 seconds) | 260 | °C | | | | | <sup>1)</sup> All voltage values are with respect to network ground terminal. ### 1.2. Thermal Characteristics Table 1.2 Thermal Characteristics | Parameter | Symbol | Value 1) | Unit | | | | |---------------------------------------------------------------------------------------|---------------|----------|------|--|--|--| | Thermal Resistance Junction to Air 1) | $\theta_{JA}$ | 50 | °C/W | | | | | 1) Assumes a 4x4mm QFN-16 in 1 in² area of 2 oz. copper and 25°C ambient temperature. | | | | | | | <sup>2)</sup> ESD testing is performed according to the respective JESD22 JEDEC standard. ## 1.3. Recommended Operating Conditions Table 1.3 Recommended Operating Conditions | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------|----------------------|-----|-----|-----|------| | Photovoltaic Input Operating Voltage at VIN Pin | V <sub>IN</sub> | 4.0 | 5.3 | 7.2 | V | | Sense Resistor | R <sub>SENSE</sub> | | 50 | | mΩ | | Output Filter Inductor Typical Value 1) | L <sub>OUT</sub> | | 4.7 | | μH | | Output Filter Capacitor Typical Value 2) | C <sub>OUT</sub> | | 4.7 | | μF | | Output Filter Capacitor ESR | C <sub>OUT-ESR</sub> | | | 100 | mΩ | | Input Supply Bypass Capacitor Value 3) | C <sub>IN</sub> | 3.3 | 10 | | μF | | VDD Supply Bypass Capacitor Value 2) | C <sub>VDD</sub> | 70 | 100 | 130 | nF | | Operating Free Air Temperature | T <sub>A</sub> | -40 | | 85 | °C | | Operating Junction Temperature | TJ | -40 | | 125 | °C | <sup>1)</sup> For best performance, use an inductor with a saturation current rating higher than the maximum V<sub>BAT</sub> load requirement plus the inductor current ripple. ## 1.4. Electrical Characteristics Electrical characteristics $T_J = -40$ °C to 125°C, VIN = 5.3V, (unless otherwise noted) Table 1.4 Electrical Characteristics | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |----------------------------------|-------------------------|-----------------------------------------------------|-----|-----|-----|------| | VIN Supply Voltage | | | | | | | | Photovoltaic Voltage Input | V <sub>IN</sub> | | 4 | 5.3 | 7.2 | V | | Quiescent Current<br>Normal Mode | Icc-norm | $I_{LOAD}$ = 0A, no switching EN $\geq$ 2.2V (HIGH) | | 3 | | mA | | Quiescent Current Disabled Mode | I <sub>CC-DISABLE</sub> | EN = 0V | | 10 | 50 | μΑ | | VBAT Leakage | | | | | | | | Leakage Current From Battery | I <sub>BAT-LEAK</sub> | $EN = 0V, V_{VBAT} = 4.1V$ | | | 10 | μΑ | | Reverse Current | I <sub>BAT-BACK</sub> | $V_{VBAT}$ > VIN, $V_{VBAT}$ = 4.1V, Tj < 85°C | | | 10 | μΑ | <sup>2)</sup> For best performance, use a low ESR ceramic capacitor. <sup>3)</sup> For best performance, use a low ESR ceramic capacitor. If C<sub>IN</sub> is not a low ESR ceramic capacitor, add a 0.1µF ceramic capacitor in parallel to C<sub>IN</sub>. | Parameter | Symbol | Symbol Condition | | Тур | Max | Unit | |----------------------------------------------------|-------------------------|----------------------------|-----|------|-----|------| | VIN Under-Voltage Lockout | | | | | | | | Input Supply Under-Voltage<br>Threshold | V <sub>IN-UV</sub> | V <sub>IN</sub> increasing | | 3.15 | | V | | Input Supply Under-Voltage<br>Threshold Hysteresis | V <sub>IN-UV_HYST</sub> | | 100 | 200 | | mV | | OSC | | | | | | | | Oscillator Frequency | fosc | | 0.9 | 1 | 1.1 | MHz | | NFLT Open Drain Output | | | | | | | | High-Level Output Leakage | I <sub>OH-NFLT</sub> | $V_{NFLT} = 5.3V$ | | 0.1 | | μA | | Low-Level Output Voltage | V <sub>OL-NFLT</sub> | I <sub>NFLT</sub> = -1mA | | | 0.4 | V | | EN/SCL/SDA Input Voltage Ti | nresholds | | | | | | | High Level Input Voltage | V <sub>IH</sub> | | 2.2 | | | V | | Low Level Input Voltage | V <sub>IL</sub> | | | | 0.8 | V | | Input Hysteresis- EN, SCL,<br>SDA Pins | V <sub>HYST</sub> | | | 200 | | mV | | Innut I calcare . EN Die | I <sub>IN-EN</sub> | V <sub>EN</sub> =VIN | | 0.1 | | μA | | Input Leakage – EN Pin | | V <sub>EN</sub> =0V | | -2.0 | | μA | | Innut Lockogo CCL Din | | V <sub>SCL</sub> =VIN | | 55 | | μA | | Input Leakage – SCL Pin | I <sub>IN-SCL</sub> | V <sub>SCL</sub> =0V | | -0.1 | | μA | | Input Lookage CDA Din | I | V <sub>SDA</sub> =VIN | | 0.1 | | μA | | Input Leakage – SDA Pin | I <sub>IN-SDA</sub> | V <sub>SDA</sub> =0V | | -0.1 | | μA | | Low-Level Output Voltage | V <sub>OL-SDA</sub> | $I_{SDA} = -1mA$ | | | 0.4 | V | | Thermal Shutdown | | | | | | | | Thermal Shutdown Junction<br>Temperature | T <sub>SD</sub> | | 150 | 170 | | °C | | TSD Hysteresis | T <sub>SD-HYST</sub> | | | 10 | | °C | | Pre-Charge End | | | | | | | | Pre-charge Voltage<br>Threshold | V <sub>PRECHG</sub> | | 2.9 | 3.0 | 3.1 | V | | Pre-charge Voltage<br>Hysteresis | V <sub>PC-HYST</sub> | | | 70 | | mV | | Charge Restart | | | | | | | | Voltage Below Termination for Charging Restart | V <sub>RESTART</sub> | | | 100 | | mV | | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |----------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|----------| | Charging Regulator with Lour | =4.7µH and | C <sub>OUT</sub> =4.7µF | | | | | | Output Current Limit<br>Tolerance in Full-Charge<br>Mode | I <sub>BAT-FC</sub> | I <sub>BAT</sub> is user programmable;<br>see Table 2.5. | I <sub>BAT</sub> - 10% | I <sub>BAT</sub> | I <sub>BAT</sub> + 10% | А | | Termination Voltage<br>Tolerance in Top-Off Mode | V <sub>ВАТ-ТО</sub> | I <sub>CHG</sub> = 0.1C, 0°C < Tj < 85°C<br>V <sub>BAT</sub> is user programmable;<br>see section 2.4. | V <sub>BAT</sub> -<br>1% | V <sub>BAT</sub> | V <sub>BAT</sub> + 1% | V | | Top-Off Mode Time Out | t <sub>TO</sub> | | 0 | | 120 | Minutes | | Full-Charge Timer | t <sub>FC</sub> | | 200 | | 1400 | Minutes | | Timer Accuracy | t <sub>ACC</sub> | | -10% | | +10% | | | High Side (HS) Switch On Resistance | Б | I <sub>SW</sub> = -1A, T <sub>J</sub> =25°C | | 200 | | mΩ | | Low Side (LS) Switch On<br>Resistance | R <sub>DSON</sub> | I <sub>SW</sub> = 1A, T <sub>J</sub> =25°C | | 250 | | mΩ | | Maximum Output Current | I <sub>BAT</sub> | | | 1.5 | | А | | Over-Current Detection | locd | HS switch current | 2.5 | | | А | | V <sub>BAT</sub> Over-Voltage Threshold | V <sub>BAT-OV</sub> | | 101%<br>V <sub>BAT</sub> | 102%<br>V <sub>BAT</sub> | 103%<br>V <sub>BAT</sub> | V | | Maximum Duty Cycle | DUTY <sub>MAX</sub> | | | 98 | | % | | Thermistor | | | | | | | | VTH_REF Output Voltage | $V_{VTH\_REF}$ | $I_{VT\_REF} = 2\mu A$ to $100\mu A$ | | 1.8 | | V | | Thermistor: 10kΩ Temperature | Thresholds - | - β=3434K | | | | | | 0°C VTHERM Threshold (0°C) | 0°C | Decreasing Temperature | | 75.6 | | %VTH_REF | | 0°C VTHERM Threshold with Hysteresis (10°C) | 0°C <sub>HYST</sub> | Increasing Temperature | | 66.5 | | %VTH_REF | | 10°C VTHERM Threshold (10°C) | 10°C | Decreasing Temperature | | 66.2 | | %VTH_REF | | 10°C VTHERM Threshold with Hysteresis (11°C) | 10°C <sub>HYST</sub> | Increasing Temperature | | 65.4 | | %VTH_REF | | 45°C VTHERM Threshold (45°C) | 45°C | Increasing Temperature | | 34.5 | | %VTH_REF | | 45°C VTHERM Threshold with Hysteresis (44°C) | 45°C <sub>HYST</sub> | Decreasing Temperature | | 35.3 | | %VTH_REF | | 50°C VTHERM Threshold (50°C) | 50°C | Increasing Temperature | | 30.8 | | %VTH_REF | | 50°C VTHERM Threshold with Hysteresis (49°C) | 50°C <sub>HYST</sub> | Decreasing Temperature | | 31.5 | | %VTH_REF | | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |------------------------------------------------|----------------------|------------------------|-----|------|-----|----------| | 60°C VTHERM Threshold (60°C) | 60°C | Increasing Temperature | | 24.9 | | %VTH_REF | | 60°C VTHERM Threshold with Hysteresis (50°C) | 60°C <sub>HYST</sub> | Decreasing Temperature | | 30.8 | | %VTH_REF | | Thermistor: 100KΩ Temperatur | e Thresholds | s – β=4311K | | | | | | 0°C VTHERM Threshold<br>(0°C) | 0°C | Decreasing Temperature | | 80.5 | | %VTH_REF | | 0°C VTHERM Threshold with<br>Hysteresis (10°C) | 0°C <sub>HYST</sub> | Increasing Temperature | | 69.8 | | %VTH_REF | | 10°C VTHERM Threshold (10°C) | 10°C | Decreasing Temperature | | 69.8 | | %VTH_REF | | 10°C VTHERM Threshold with Hysteresis (11°C) | 10°C <sub>HYST</sub> | Increasing Temperature | | 68.6 | | %VTH_REF | | 45°C VTHERM Threshold (45°C) | 45°C | Increasing Temperature | | 31.3 | | %VTH_REF | | 45°C VTHERM Threshold with Hysteresis (44°C) | 45°C <sub>HYST</sub> | Decreasing Temperature | | 32.3 | | %VTH_REF | | 50°C VTHERM Threshold<br>(50°C) | 50°C | Increasing Temperature | | 27.0 | | %VTH_REF | | 50°C VTHERM Threshold with Hysteresis (49°C) | 50°C <sub>HYST</sub> | Decreasing Temperature | | 27.8 | | %VTH_REF | | 60°C VTHERM Threshold (60°C) | 60°C | Increasing Temperature | | 19.4 | | %VTH_REF | | 60°C VTHERM Threshold with Hysteresis (50°C) | 60°C <sub>HYST</sub> | Decreasing Temperature | | 27.0 | | %VTH_REF | # 1.5. I<sup>2</sup>C<sup>™</sup> Interface Timing Requirements Electrical characteristics $T_J$ = -40°C to 125°C, VIN = 5.3V. See Figure 2.5 for an illustration of the timing specifications given in Table 1.5. Table 1.5 $f^2C^{TM}$ Interface Timing Characteristics | Devenuetes | Cumbal | Standa | rd Mode | Fast Mode 1) | | Unit | |----------------------------------------------------------------------------------|------------------|--------|---------|--------------|-----|------| | Parameter | Symbol | Min | Max | Min | Max | Unit | | I <sup>2</sup> C™ Clock Frequency | f <sub>scl</sub> | 0 | 100 | 0 | 400 | kHz | | I <sup>2</sup> C™ Clock High Time | t <sub>sch</sub> | 4 | | 0.6 | | μs | | I <sup>2</sup> C™ Clock Low Time | t <sub>scl</sub> | 4.7 | | 1.3 | | μs | | I <sup>2</sup> C™ Tolerable Spike Time <sup>2)</sup> | t <sub>sp</sub> | 0 | 50 | 0 | 50 | ns | | I <sup>2</sup> C™ Serial Data Setup Time | t <sub>sds</sub> | 250 | | 250 | | ns | | I <sup>2</sup> C™ Serial Data Hold Time | t <sub>sdh</sub> | 0 | | 0 | | μs | | I <sup>2</sup> C™ Input Rise Time <sup>2)</sup> | t <sub>icr</sub> | | 1000 | | 300 | ns | | I <sup>2</sup> C™ Input Fall Time <sup>2)</sup> | t <sub>icf</sub> | | 300 | | 300 | ns | | I <sup>2</sup> C <sup>TM</sup> Output Fall Time; 10pF to 400pF Bus <sup>2)</sup> | t <sub>ocf</sub> | | 300 | | 300 | ns | | I <sup>2</sup> C <sup>™</sup> Bus Free Time Between Stop<br>and Start | t <sub>buf</sub> | 4.7 | | 1.3 | | μs | | I <sup>2</sup> C <sup>™</sup> Start or Repeated Start Condition Setup Time | t <sub>sts</sub> | 4.7 | | 0.6 | | μs | | I <sup>2</sup> C <sup>™</sup> Start or Repeated Start Condition<br>Hold Time | t <sub>sth</sub> | 4 | | 0.6 | | μs | | I <sup>2</sup> C <sup>™</sup> Stop Condition Setup Time <sup>2)</sup> | t <sub>sps</sub> | 4 | | 0.6 | | μs | <sup>1)</sup> The I<sup>2</sup>C<sup>™</sup> interface will operate in either standard or fast mode. <sup>2)</sup> Parameter not tested in production. #### 2 **Functional Description** The ZSPM4521 is a fully-integrated Li-Ion battery charger IC based on a highly-efficient switching topology. It includes a maximum power point tracking (MPPT) function to optimize its input voltage in order to extract the maximum possible power from photovoltaic (PV) cells. It is configurable for termination voltage, charge current, and additional variables to allow optimum charging conditions for a wide range of Li-Ion batteries. A 1MHz internal switching frequency facilitates low-cost LC filter combinations. Figure 2.1 provides a block diagram. When the battery voltage is below 3.0V, the ZSPM4521 enters a pre-charge state and applies a small, programmable charge current to safely charge the battery to a level for which full-charge current can be applied. Once the Full-Charge Mode has been initiated, the ZSPM4521 will maximize available charge current to the battery by adjusting its duty cycle to regulate its input voltage to the MPP voltage of the photovoltaic (PV) cell. If sufficient current is available from the PV cell to exceed the safe 1C charge rate of the battery, then the programmable 1C current limit function will take precedence over the MPPT control function and the PV cell voltage will rise above the MPP value. Figure 2.1 ZSPM4521 Block Diagram When the battery voltage has increased enough to go into maintenance mode, the PWM control loop will force a constant voltage across the battery. Once in Constant Voltage Mode, current is monitored to determine when the battery is fully charged. See Figure 2.2 for a diagram of the charging states. The regulation voltage as well as the 1C charging current can be set to change based on the battery temperature. There are four temperature ranges for which the regulation voltage can be set independently: 0°C to 10°C, 10°C to 45°C, 45°C to 50°C, and 50°C to 60°C. The ZSPM4521 will stop charging if the temperature passes the descending temperature threshold at 0°C or the ascending threshold at 60°C. These thresholds have 10 degrees of hysteresis. The intermediate points have 1 degree of hysteresis. #### 2.1. Internal Protection #### 2.1.1. VIN Under-Voltage Lockout The device is held in the off state until the EN pin voltage is HIGH (≥ 2.2V) and VIN reaches 3.15V (typical). There is a 200mV hysteresis on this input, which requires the input to fall below 2.95V (typical) before the device will disable. #### 2.1.2. Internal Current Limit The current through the inductor L<sub>OUT</sub> is sensed on a cycle-by-cycle basis and if the current limit (I<sub>OCD</sub>; see section 1.4) is reached, the ZSPM4521 will abbreviate the cycle. The current limit is always active when the regulator is enabled. #### 2.1.3. Thermal Shutdown If the junction temperature of the ZSPM4521 exceeds 170°C (typical), the SW output will tri-state to protect the device from damage. The NFLT and all other protection circuitry will stay active to inform the system of the failure mode. Once the device cools to 160°C (typical), the device will attempt to start up again. If the device reaches 170°C, the shutdown/restart sequence will repeat. ### 2.1.4. VBAT Over-Voltage Protection The ZSPM4521 has a battery protection circuit designed to shut down the charging profile if the battery voltage is greater than the termination voltage. The termination voltage can change based on user programming, so the protection threshold is set to 2% above the termination voltage. Shutting down the charging profile puts the ZSPM4521 in a fault condition. ## 2.2. Fault Handling #### 2.2.1. **NFLT Pin Functionality** In the event of a battery over-voltage, the battery temperature being outside of the safe charging range, or the full charge timer expiring, charging stops and the NFLT pin is pulled low. When the fault condition is no longer present, the device will enter the INITIALIZE state (see Figure 2.2), but the NFLT pin will remain low until the STATUS register (00<sub>HEX</sub>) is read (see Table 2.2). When the STATUS register is read, the NFLT pin will go high until a new fault is detected. #### 2.2.2. Other Faults When an open thermistor, thermal shutdown, VIN under-voltage, or top-off time-out are detected, charging immediately stops and the corresponding bit in the STATUS register ( $00_{HEX}$ ) is set. The device will enter the INITIALIZE state until the fault is no longer detected. © 2016 Integrated Device Technology, Inc. #### 2.3. Serial Interface The ZSPM4521 features an I<sup>2</sup>C<sup>™</sup> slave interface that offers advanced control and diagnostic features. It supports standard and fast mode data rates and auto-sequencing, and it is compliant to I<sup>2</sup>C<sup>™</sup> standard version 3.0. I<sup>2</sup>C™ operation offers configuration control for termination voltages, charge currents, and charge timeouts. This configurability allows optimum charging conditions in a wide range of Li-Ion batteries. I<sup>2</sup>C™ operation also offers fault and warning indicators. Whenever a fault is detected, the associated status bit in the STATUS register is set and the NFLT pin is pulled low. Whenever a warning is detected, the associated status bit in the STATUS register is set, but the NFLT pin is not pulled low. Reading the STATUS register resets the fault and warning status bits, and the NFLT pin is released after all fault status bits have been reset. #### 2.3.1. I<sup>2</sup>C<sup>™</sup> Subaddress Definition Figure 2.3 Subaddress in f<sup>2</sup>C™ Transmission ### 2.3.2. I<sup>2</sup>C<sup>™</sup> Bus Operation The ZSPM4521's I<sup>2</sup>C<sup>™</sup> is a two-wire serial interface; the two lines are serial clock (SCL) and serial data (SDA) (see Figure 2.4). SDA must be connected to a positive supply (e.g., the VDD pin) through an external pull-up resistor. The devices communicating on this bus can drive the SDA line low or release it to high impedance. To ensure proper operation, setup and hold times must be met (see Table 1.5). The device that initiates the I<sup>2</sup>C<sup>™</sup> transaction becomes the master of the bus. Communication is initiated by the master sending a START condition, which is a high-to-low transition on SDA while the SCL line is high. After the START condition, the device address byte is sent, most significant bit (MSB) first, including the data direction bit (read = 1; write = 0). After receiving the valid address byte, the device responds with an acknowledge (ACK). An ACK is a low on SDA during the high of the ACK-related clock pulse. On the I<sup>2</sup>C<sup>TM</sup> bus, during each clock pulse, only one data bit is transferred. The data on the SDA line must remain stable during the high pulse of the clock period, as changes in the data line at this time are interpreted as START or STOP control conditions. A low-to-high transition on SDA while the SCL input is high indicates a STOP condition and is sent by the master. Any number of data bytes can be transferred from the transmitter to receiver between the START and the STOP conditions. Each byte of eight bits is followed by one ACK bit from the receiver. The SDA line must be released by the transmitter before the receiver can send an ACK bit. The receiver that acknowledges must pull down the SDA line during the ACK clock pulse, so that the SDA line is stable low during the high pulse of the ACK-related clock period. When a slave receiver is addressed, it must generate an ACK after each byte is received. Similarly, the master must generate an ACK after each byte that it receives from the slave transmitter. An end of data is signaled by the master receiver to the slave transmitter by not generating an acknowledge after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. The transmitter must then release the data line to enable the master to generate a STOP condition. Figure 2.4 I<sup>2</sup>C™ Start / Stop Protocol See Table 1.5 for the definitions and specifications for the timing parameters labeled in Figure 2.5. Figure 2.5 I<sup>2</sup>C<sup>™</sup> Data Transmission Timing ## 2.4. Status and Configuration Registers Table 2.1 Register Descriptions (Device Address = 48<sub>HEX</sub>) | Register | Address | Name | Default | Description | |----------|-------------------|----------------|-------------------|--------------------------------------| | 0 | 00 <sub>HEX</sub> | STATUS | 00 <sub>HEX</sub> | Status bit register | | 1 | N/A | N/A | N/A | Register not implemented | | 2 | 02 <sub>HEX</sub> | CONFIG1 1) | EEPROM | Configuration register | | 3 | 03 <sub>HEX</sub> | CONFIG2 1) | EEPROM | Configuration register | | 4 | 04 <sub>HEX</sub> | CONFIG3 1) | EEPROM | Configuration register | | 5 | 05 <sub>HEX</sub> | CONFIG4 1) | EEPROM | Configuration register | | 6 | 06 <sub>HEX</sub> | CONFIG5 1) | EEPROM | Configuration register | | 7-16 | N/A | N/A | N/A | Registers not implemented | | 17 | 11 <sub>HEX</sub> | CONFIG_ENABLE | 00нех | Enable configuration register access | | 18 | 12 <sub>HEX</sub> | EEPROM_CTRL 1) | 00 <sub>HEX</sub> | EEPROM control register | <sup>)</sup> CONFIGx and EEPROM\_CTRL registers are only accessible when the CONFIG\_ENABLE register is written with the EN\_CFG bit set to 1 (see Table 2.8). #### Table 2.2 STATUS Register—Address 00<sub>HEX</sub> Note: All of the STATUS register bits are READ-only. | DATA BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |-------------------------------------|---------------------------|--------------------------------------------------|-------------------|----------|-----|--------|--------|---------|--| | FIELD NAME | BATT_OV | 1C_TO | TEMP_0C | TEMP_60C | TSD | TOP_TO | VIN_UV | TH_OPEN | | | FIELD N | AME | | BIT DEFINITION 1) | | | | | | | | BATT_OV | | VBAT over-voltage. | | | | | | | | | 1C_TO | | Full charge timer has timed out. | | | | | | | | | TEMP_0C | ndicates batt | ery temperatu | re < 0°C. | | | | | | | | TEMP_60C | | Thermistor indicates battery temperature > 60°C. | | | | | | | | | TSD | | Thermal sh | utdown. | | | | | | | | TOP_TO Top-off timer has timed out. | | | | | | | | | | | VIN_UV | VIN_UV VIN under-voltage. | | | | | | | | | | TH_OPEN | | Thermistor open (battery not present). | | | | | | | | Faults are defined as BATT\_OV, 1C\_TO, TEMP\_OC, and TEMP\_60C. Warnings are defined as TSD, TOP\_TO, VIN\_UV, and TH\_OPEN. Faults cause the NFLT pin to be pulled low. Warnings do not cause the NFLT pin to be pulled low. All status bits are cleared after STATUS register read access. The NFLT pin will go to high impedance (open-drain output) after the STATUS register has been read and all status bits have been reset. Table 2.3 Configuration Register CONFIG1—Address 02<sub>HEX</sub> Note: All of the CONFIG1 register bits are READ/WRITE. | DATA BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|-------------------------------------------|-----------------------------------------|---------------------------|--------------------------------------|---------------------------------------------------------------------------------------------|----|----------------------------------------------------------|---------| | FIELD NAME | PRE_C | HRG[1:0] V_TERM_0_10[2:0] V_TERM_10_45[ | | | [2:0] | | | | | FIELD N | AME | | BIT DEFINITION | | | | | | | PRE_CHRG[1:0 | O] <sup>1)</sup> | Pre-chargin | g configuratio | 01 <sub>ві</sub><br>10 <sub>ві</sub> | <sub>N</sub> – 50mA<br><sub>N</sub> – 100mA<br><sub>N</sub> – 185mA<br><sub>N</sub> – 370mA | | | | | V_TERM_0_10 | Voltage termination: 0-10°C configuration | | • | | <sub>ВІN</sub> – 3.94V<br><sub>ВІN</sub> – 4.00V | _ | 0 <sub>BIN</sub> – 4.12V<br>1 <sub>BIN</sub> – 4.15V | | | V_TERM_10_4 | 5[2:0] <sup>2)</sup> | Voltage terr<br>10-45°C co | ination: 010 <sub>B</sub> | | <sub>BIN</sub> – 4.05V<br><sub>BIN</sub> – 4.10V | | O <sub>BIN</sub> – 4.18V<br>1 <sub>BIN</sub> – Invalid s | setting | <sup>1)</sup> PRE\_CHRG Note: Maximum output current when $V_{BAT} < 3.0V$ . #### Table 2.4 Configuration Register CONFIG2—Address 03<sub>HEX</sub> Note: All of the CONFIG2 register bits are READ/WRITE. | DATA BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------------------------------------------------------------------------|-----|-------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------|--------------------------------------------------------|----| | FIELD NAME | EOC | [1:0] V_TERM_45_50[2:0] V_TERM_50_6 | | | | ERM_50_60 | [2:0] | | | FIELD N | AME | | | BIT DEF | INITION | | | | | EOC[1:0] 1) | | End of char | ge configurati | onfiguration $00_{\text{BIN}} - 50\text{mA}$ $01_{\text{BIN}} - 100\text{mA}$ $10_{\text{BIN}} - 185\text{mA}$ $11_{\text{BIN}} - 370\text{mA}$ | | | | | | V_TERM_45_5 | | | Voltage termination:<br>45-50°C configuration | | 00 <sub>BIN</sub> – 3.94V<br>01 <sub>BIN</sub> – 4.00V | | 00 <sub>BIN</sub> - 4.12V<br>01 <sub>BIN</sub> - 4.15V | | | V_TERM_50_60[2:0] <sup>2)</sup> Voltage termination: 50-60°C configuration | | | 10 <sub>BIN</sub> – 4.05V<br>11 <sub>BIN</sub> – 4.10V | 110 <sub>BIN</sub> – 4.18V<br>111 <sub>BIN</sub> – Invalid setting | | | | | <sup>1)</sup> EOC Note: Maximum output current when $V_{BAT} \ge 3.0V$ . <sup>2)</sup> V\_TERM Note: There are separate settings for battery temperatures 0-10°C, 10-45°C, 45-50°C, and 50-60°C (see Table 2.4 for 45-50°C and 50-60°C). For <0°C and >60°C, charging is disabled and a fault is set. <sup>2)</sup> V\_TERM Note: There are separate settings for battery temperatures 0-10°C, 10-45°C, 45-50°C, and 50-60°C (see Table 2.3 for 0-10°C and 10-45°C). For <0°C and >60°C, charging is disabled and a fault is set. Table 2.5 Configuration Register CONFIG3—Address 04<sub>HEX</sub> Note: All of the CONFIG3 register bits are READ/WRITE. | DATA BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------------|--------------------------------------------------------------------------------|----|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|----------------|-------------------------------------------------------------------------------|---------------| | FIELD NAME | LD NAME MAX_CHRG_CURR_0_10[3:0] MAX_CHRG_CURR_10_45[3 | | | :0] | | | | | | FIELD NAME | | | | BIT DEFIN | IITION | | | | | MAX_CHRG_C | CURR_0_10[3 | | aximum charge<br>10°C configura | | 0000 <sub>BIN</sub> - 0001 <sub>BIN</sub> - 0010 <sub>BIN</sub> - | 100mA<br>200mA | 1000 <sub>BIN</sub> - 8<br>1001 <sub>BIN</sub> - 9<br>1010 <sub>BIN</sub> - 1 | 00mA<br>000mA | | MAX_CHRG_C | _CHRG_CURR_10_45[3:0] <sup>1)</sup> Maximum charge curre 10-45°C configuration | | | - 0011 <sub>BIN</sub> - 300mA 1011 <sub>BIN</sub> - 1100r<br>0100 <sub>BIN</sub> - 400mA 1100 <sub>BIN</sub> - 1200r<br>0101 <sub>BIN</sub> - 500mA 1101 <sub>BIN</sub> - 1300r<br>0110 <sub>BIN</sub> - 600mA 1110 <sub>BIN</sub> - 1400r<br>0111 <sub>BIN</sub> - 700mA 1111 <sub>BIN</sub> - 1500r | | | | | | 1) MAX_CHRO | _ | | arate settings for | , , | - | • | °C, and 50-60° | C (see Table | <sup>)</sup> MAX\_CHRG\_CURR Note: There are separate settings for battery temperatures 0-10°C, 10-45°C, 45-50°C, and 50-60°C (see Table 2.6 for 45-50°C and 50-60°C). For <0°C and >60°C, charging is disabled and a fault is set. ### Table 2.6 Configuration Register CONFIG4—Address 05<sub>HEX</sub> Note: All of the CONFIG4 register bits are READ/WRITE. | DATA BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------------|-------------|-----------------------------------------------|---------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------|-------------------------| | FIELD NAME | MA | X_CHRG_C | URR_45_50[3 | 3:0] | MA | AX_CHRG_C | JRR_50_60[3 | 3:0] | | FIELD NAME | | | BIT DEFINITION | | | | | | | MAX_CHRG_C | URR_45_50[ | - 1 | aximum charge<br>-50°C configu | | 0000 <sub>BIN</sub> -<br>0001 <sub>BIN</sub> -<br>0010 <sub>BIN</sub> - | 100mA<br>200mA | 1000 <sub>BIN</sub> - 8<br>1001 <sub>BIN</sub> - 9<br>1010 <sub>BIN</sub> - 1<br>1011 <sub>BIN</sub> - 1 | 00mA<br>000mA | | MAX_CHRG_C | :URR_50_60[ | Maximum charge current: 50-60°C configuration | | | 0100 <sub>BIN</sub> - 400mA 1100 <sub>BIN</sub> - 1200m<br>0101 <sub>BIN</sub> - 500mA 1101 <sub>BIN</sub> - 1300m<br>0110 <sub>BIN</sub> - 600mA 1110 <sub>BIN</sub> - 1400m<br>0111 <sub>BIN</sub> - 700mA 1111 <sub>BIN</sub> - 1500m | | | 200mA<br>300mA<br>400mA | | , – | _ | • | arate settings for<br>For <0°C and >6 | | | • | °C, and 50-60° | С | Table 2.7 Configuration Register CONFIG5—Address 06<sub>HEX</sub> Note: All of the CONFIG5 register bits are READ/WRITE. | DATA BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |--------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------|-----|----|------------|----|--| | FIELD NAME | TOP_END | TH | | TOP_TO[2:0] | | | 1C_TO[2:0] | | | | FIELD NAME | <del>'</del> | | BIT DEFINITION | | | | | | | | TOP_END 1) | | 0 <sub>BIN</sub> - 25 | Top-off end configuration $0_{\text{BIN}} - 25\text{mA}$ $1_{\text{BIN}} - 92\text{mA}$ | | | | | | | | TH <sup>2)</sup> | | Thermisi<br>0 <sub>BIN</sub> – 10 | Thermistor configuration $0_{\text{BIN}}-10k\Omega$ $1_{\text{BIN}}-100k\Omega$ | | | | | | | | TOP_TO[2:0] <sup>3</sup> | | 000 <sub>BIN</sub> —<br>001 <sub>BIN</sub> —<br>010 <sub>BIN</sub> —<br>011 <sub>BIN</sub> —<br>100 <sub>BIN</sub> —<br>110 <sub>BIN</sub> — | mer time out 0 minutes 20 minutes 40 minutes 60 minutes 80 minutes 100 minutes 120 minutes Disable time | configuration | | | | | | | 1C_TO[2:0] <sup>4)</sup> | | 000 <sub>BIN</sub> —<br>001 <sub>BIN</sub> —<br>010 <sub>BIN</sub> —<br>011 <sub>BIN</sub> —<br>100 <sub>BIN</sub> —<br>110 <sub>BIN</sub> — | ge timer time Disable full c 200 minutes 400 minutes 600 minutes 800 minutes 1000 minutes 1200 minutes | S<br>S | ion | | | | | <sup>1)</sup> TOP\_END Note: Charging stops when $V_{VBAT} = V_{TERMINATION}$ and $I_{OUT} < TOP\_END$ <sup>2)</sup> TH Note: Setting for nominal thermistor and reference resistor value. <sup>3)</sup> $TOP\_TO$ Note: Timer starts when $V_{VBAT} = V_{TERMINATION}$ and $I_{OUT} < EOC$ . <sup>4) 1</sup>C\_TO Note: Timer starts when $V_{VBAT} > 3.0V$ . ### Table 2.8 Enable Configuration Register CONFIG\_ENABLE—Address 11<sub>HEX</sub> Note: The reset value for all of the CONFIG\_ENABLE register bits is 0. | DATA BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------------|----------|----------------------------------|-------------------------------------------------------------------------------|----------|-----------------|------------|--------------|--------| | FIELD NAME | Not used EN_CFG | | READ/WRITE | R | R | R | R | R | R | R | R/W | | FIELD NAME | | | BIT DEFINITION | | | | | | | EN_CFG | | (address<br>0 <sub>BIN</sub> - D | access contro<br>ses 02 <sub>HEX</sub> to 0<br>disable access<br>nable access | ; | uration registe | rs CONFIG1 | through CONI | FIG5 | ## Table 2.9 EEPROM Control Register EEPROM\_CTRL—Address 12<sub>HEX</sub> Note: The reset value for all of the EEPROM\_CTRL register bits is 0. | DATA BIT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------|----------|----------|----------|----------|---------| | FIELD NAME | Not used EE_PROG | | READ/WRITE | R | R | R | R | R | R | R | R/W | | FIELD NAME | | | BIT DEFINITION | | | | | | | EE_PROG 1) | EE_PROG 1) EEPROM program control bit for configuration registers CONFIG1 through CONFIG5 (addresses 02 <sub>HEX</sub> to 06 <sub>HEX</sub> ) 0 <sub>BIN</sub> - Disable EEPROM programming 1 <sub>BIN</sub> - Enable EEPROM programming with data from configuration registers CONFIG1 through CONFIG5 (addresses 02 <sub>HEX</sub> to 06 <sub>HEX</sub> ) | | | | | | | | | EE_PROG Note: Inputs VIN and EN must be present for 200ms. | | | | | | | | | # 3 Application Circuits ### 3.1. Typical Application Circuit Figure 3.1 Typical Application Circuit for Charging a Lithium-Ion Battery via Photovoltaic Cells #### 3.2. Selection of External Components Note that the internal compensation is optimized for a $4.7\mu\text{F}$ output capacitor ( $C_{\text{OUT}}$ ) and a $4.7\mu\text{H}$ output inductor ( $L_{\text{OUT}}$ ). Table 1.3 provides recommended ranges for most of the following components. #### 3.2.1. C<sub>OUT</sub> Output Capacitor To keep the output ripple low, a low ESR (less than $35m\Omega$ ) ceramic capacitor is recommended for the $4.7\mu F$ output filter capacitor. The ESR should not exceed $100m\Omega$ . #### 3.2.2. L<sub>OUT</sub> Output Inductor For best performance, an inductor with a saturation current rating higher than the maximum $V_{\text{OUT}}$ load requirement plus the inductor current ripple should be used for the 4.7 $\mu$ H output filter inductor. ### 3.2.3. C<sub>IN</sub> Bypass Capacitor for Input from Photovoltaic Source For best performance, a low ESR ceramic capacitor should be used for the $10\mu F$ input supply bypass capacitor. If it is not a low ESR ceramic capacitor, a $0.1\mu F$ ceramic capacitor should be added in parallel to $C_{IN}$ . ### 3.2.4. C<sub>VDD</sub> Bypass Capacitor for VDD Internal Reference Voltage Output For best performance, a low ESR ceramic capacitor should be used for the 100nF bypass capacitor from the VDD pin to ground. ## 3.2.5. R<sub>SENSE</sub> Output Sensing Resistor The typical value for the output sensing resistor is $50m\Omega$ . #### 3.2.6. Pull-up Resistors For proper function of the I<sup>2</sup>C<sup>™</sup> interface, the SDA pin must be connected to a positive supply (e.g., the VDD pin) through an external pull-up resistor. For proper function of the fault-warning signal on the NFLT pin, it must be connected to a positive supply (VDD) through an external pull-up resistor. # 4 Pin Configuration and Package ## 4.1. ZSPM4521 Package Dimensions Figure 4.1 PQFN-16 Package Dimensions ## 4.2. Pin-Out Assignments Figure 4.2 ZSPM4521 Pin Assignments # 4.3. Pin Description for 16-Pin PQFN (4 x 4 mm) Table 4.1 Pin Description | Pin# | Name | Function | Description | | | |------|--------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|--| | 1 | SW | Switching Voltage<br>Node | Connect to L <sub>OUT</sub> 4.7µH (typical) inductor. Also connect to additional SW pin 14. | | | | 2 | VIN | Photovoltaic Input<br>Voltage | Input voltage from the photovoltaic cell. Also connect to $C_{\text{IN}}$ . Also connect to additional VIN pin 11. | | | | 3 | VSENSE | Current Sense<br>Positive Input | Positive input for the MPPT current loop. | | | | 4 | VBAT | Output Voltage | Regulator feedback input. | | | | 5 | GND | GND | Primary ground for the majority of the device except the low-side power FET. | | | | 6 | EN | Enable Input | When EN is high (≥ 2.2V), the device is enabled. Ground the pin to disable the device. Includes internal pull-up. | | | | 7 | NFLT | Inverted Fault | Open-drain output. | | | | 8 | VDD | Internal 3.3V<br>Supply Output | Connect to a 100nF capacitor to GND. | | | | 9 | VTHERM | Battery<br>Temperature<br>Sensor Minus<br>Node | Negative node for the thermistor, which must be located in close proximity to the battery. | | | | Pin# | Name | Function | Description | |------|---------|---------------------------------------------------|------------------------------------------------------------------------------------------------| | 10 | VTH_REF | Battery<br>Temperature<br>Sensor Positive<br>Node | Positive node for the thermistor, which must be located in close proximity to the battery. | | 11 | VIN | Photovoltaic Input<br>Voltage | Additional VIN pin for input voltage from the photovoltaic cell; connect to VIN pin 2. | | 12 | SCL | Clock Input | I <sup>2</sup> C™ clock input. | | 13 | SDA | Data Input/Output | I <sup>2</sup> C™ data (open-drain output). | | 14 | SW | Switching Voltage<br>Node | Additional SW pin; connect to SW pin 1. | | 15 | PGND | Power GND | GND supply for internal low-side FET/integrated diode. Also connect to additional PGND pin 16. | | 16 | PGND | Power GND | GND supply for internal low-side FET/integrated diode. Also connect to additional PGND pin 15. | ## 4.4. Package Markings Figure 4.3 Marking Diagram 16-Pin PQFN (4 x 4 mm) 4521A XXXXX oYYWW XXXXX: Lot Number (last five digits) O: Pin 1 mark YY: Year WW: Work Week # 5 Layout Recommendations To maximize the efficiency of this package for application on a single layer or multi-layer PCB, certain guidelines must be followed when laying out this part on the PCB. ### 5.1. Multi-Layer PCB Layout The following are guidelines for mounting the exposed pad ZSPM4521 on a multi-layer PCB with ground a plane. In a multi-layer board application, the thermal vias are the primary method of heat transfer from the package thermal pad to the internal ground plane. The efficiency of this method depends on several factors, including die area, number of thermal vias, and thickness of copper, etc. Figure 5.1 Package and PCB Land Configuration for Multi-Layer PCB Figure 5.2 JEDEC Standard FR4 Multi-Layer Board – Cross-Sectional View Figure 5.3 is a representation of how the heat can be conducted away from the die using an exposed pad package. Each application will have different requirements and limitations, and therefore the user should use sufficient copper to dissipate the power in the system. The output current rating for the linear regulators might need to be de-rated for higher ambient temperatures. The de-rated value will depend on calculated worst-case power dissipation and the thermal management implementation in the application. Mold compound Die Epoxy Die attach Exposed pad Solder 5% - 10% Cu coverage Thermal Vias with Cu plating Ground Layer, 1oz Cu 90% Cu coverage Signal Layer, 1oz Cu 20% Cu coverage Bottom Layer, 2oz Cu Figure 5.3 Conducting Heat Away from the Die using an Exposed Pad Package ### 5.2. Single-Layer PCB Layout Layout recommendations for a single-layer PCB: Utilize as much copper area for power management as possible. In a single-layer board application, the thermal pad is attached to a heat spreader (copper areas) by using a low thermal impedance attachment method (solder paste or thermal conductive epoxy). In both of the methods mentioned above, it is advisable to use as much copper trace as possible to dissipate the heat. Figure 5.4 Application Using a Single-Layer PCB **Important:** If the attachment method is NOT implemented correctly, the functionality of the product is NOT guaranteed. Power dissipation capability will be adversely affected if the device is incorrectly mounted onto the circuit board. # 6 Ordering Information | Ordering Code | Description | Package | |---------------|--------------------------------------------------------------------------|-------------------------------------| | ZSPM4521AA1W | ZSPM4521 High Efficiency Li-Ion Battery Charger for Photovoltaic Sources | 16-pin PQFN / 7" Reel (1000 parts) | | ZSPM4521AA1R | ZSPM4521 High Efficiency Li-Ion Battery Charger for Photovoltaic Sources | 16-pin PQFN / 13" Reel (3300 parts) | | ZSPM4521KIT | ZSPM4521 Evaluation Kit | | ## 7 Related Documents | Document | |----------------------------------------------------------------------------------------| | ZSPM4521 Feature Sheet | | ZSPM4521 Evaluation Kit Description | | ZSPM4521 Application Note – Solar Powered Battery<br>Management and Charging Solutions | Visit IDT's website www.IDT.com or contact your nearest sales office for the latest version of these documents. # 8 Document Revision History | Revision | Date | Description | |----------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------| | 1.00 | February 14, 2013 | First release. | | 1.01 | October 3, 2014 | Revision of specification for VTH_REF output voltage in Table 1.4. Updates for contact information and imagery on cover and headers. | | | January 27, 2016 | Changed to IDT branding. | Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 www.IDT.com Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com/go/sales Tech Support www.IDT.com/go/support DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners. For datasheet type definitions and a glossary of common terms, visit <a href="www.idt.com/go/glossary">www.idt.com/go/glossary</a>. All contents of this document are copyright of Integrated Device Technology, Inc. All rights reserved.