The 8V19N880 is a fully integrated RF sampling clock generator and jitter attenuator designed as a high-performance clock solution for conditioning and frequency/phase management of wireless base station radio equipment boards. The device is optimized to deliver excellent phase noise performance as required in GSM, WCDMA, LTE and LTE-A and 5G radio board implementations. The device supports JESD204B (subclass 0 and 1) and JESD204C.

A two-stage PLL architecture supports both jitter attenuation and frequency multiplication. The first stage PLL is the jitter attenuator and uses an external VCXO for best possible phase noise characteristics. The second stage PLL locks on the PLL-0 output signal and synthesizes the target frequency. The second stage PLL can use the internal or an external high-frequency VCO.

The device supports the clock generation of high-frequency clocks from the selected VCO and low-frequency synchronization signals (SYSREF). SYSREF signals are internally synchronized to the clock signals. Delay functions exist for achieving alignment and controlled phase delay between system reference and clock signals and to align/delay individual output signals. The four redundant inputs are monitored for activity. Four selectable clock switching modes are provided to handle clock input failure scenarios. Auto-lock, individually programmable output frequency dividers, and phase adjustment capabilities are added for flexibility.

The device is configured through a 3/4-wire SPI interface and reports lock and signal loss status in internal registers and via the GPIO[1:0] outputs. Internal status bit changes can also be reported via a GPIO output. The 8V19N880 is ideal for driving converter circuits in wireless infrastructure, radar/imaging, and instrumentation/medical applications. The device is a member of the high-performance clock family from IDT.

For information regarding evaluation boards and material, please contact your local IDT sales representative.

特性

  • High-performance clock RF-PLL with support for JESD204B/C
  • Optimized for low phase noise: -150dBc/Hz (800kHz offset; 245.76MHz clock)
  • Integrated phase noise of 50fs RMS typ (12k–20MHz)
  • Dual-PLL architecture with optional external VCO
  • 1st-PLL stage with external VCXO for clock jitter attenuation; 2nd-PLL with internal FemtoClockNG PLL: 3932.16MHz
    • Optional external VCO frequency range: 700MHz–6GHz
  • Nine output channels with a total of 18 outputs, organized in:
    • Two RF clock channels each consisting of two device clocks (≤4GHz)/SYSREF outputs; each output can buffer external VCO clocks up to 6GHz
    • Six device clock/SYSREF channels (2 or 3 outputs, ≤4GHz)
    • One VCXO-PLL (PLL-0) output
  • Configurable integer clock frequency dividers
  • Supported clock output frequencies include:
    • from internal VCO: 3932.16, 1966.08, 983.04, 491.52 and 245.76 MHz
    • from external VCO: ≤6GHz
  • Low-power LVPECL/LVDS outputs support configurable signal amplitude
  • Phase delay circuits
    • PLL feedback phase delay for output-to-input alignment
    • Channel phase delay with 512 steps of 127ps
    • Individual output phase delay with 4 steps of 127ps and additional 4 steps of 32ps delay for clock/SYSREF alignment
  • Redundant input clock architecture with four inputs and input activity monitoring, manual and automatic, fault-triggered clock selection modes
  • Priority controlled clock selection, digital holdover and hitless switching
  • SYSREF generation modes include internal and external trigger mode for JESD204B/C
  • Supply voltage: 1.8V (core) and 3.3V (oscillator interfaces, 6GHz output supply)
  • Temperature range: -40°C to +95°C (case)

产品选择

下单器件 ID Part Status Pkg. Type Lead Count (#) Temp. Grade Pb (Lead) Free Carrier Type Buy Sample
Preview CABGA 100 I 是的 Tray
Availability
Preview CABGA 100 I 是的 Reel
Availability

文档和下载

文档标题 其他语言 类型 文档格式 文件大小 日期
数据手册与勘误表
8V19N880 Short-Form Datasheet 简易格式数据手册 PDF 233 KB
应用指南 &白皮书
AN-842 Thermal Considerations in Package Design and Selection 应用文档 PDF 495 KB
AN-838 Peak-to-Peak Jitter Calculations 应用文档 PDF 115 KB
AN-839 RMS Phase Jitter 应用文档 PDF 233 KB
AN-827 Application Relevance of Clock Jitter 应用文档 PDF 1.15 MB
AN-815 Understanding Jitter Units 应用文档 PDF 565 KB
AN-806 Power Supply Noise Rejection 应用文档 PDF 438 KB
AN-805 Recommended Ferrite Beads 应用文档 PDF 121 KB
其他
RF Timing Family Product Overview 概览 PDF 464 KB
Timing Solutions Products Overview 概览 PDF 4.11 MB
IDT Products for Radio Applications 日本語 产品简述 PDF 2.34 MB
IDT Clock Generation Overview 日本語 概览 PDF 1.83 MB
IDT Clock Distribution Overview 日本語 概览 PDF 3.79 MB
RF-Grade Clock Jitter Attenuator and Frequency Synthesizer Product Brief 产品简述 PDF 847 KB