1 Introduction

82P33714/31 SETS (Synchronous Equipment Timing Source) and 82P33810/14/31 SMU (Synchronization Management Unit) can be configured to implement a clock protection scheme for SYNC-E, SONET and SDH synchronization systems on the timing card. Two devices should be used together in order to:

- Enable system protection against single chip failure;
- Guarantee no service interrupt during system maintenance, such as software or hardware upgrade.

All SEC (SONET/SDH Equipment Clocks), EEC (synchronous Ethernet Equipment Clocks), and PEC (Packet-based Equipment Clocks) output frequencies are derived from internal PLL systems. The frequency being used for locking within the PLL will always be in phase lock. It is expected that an NE (Network Element) will use the T0 output for its internal operations. The phase of the outputs from the T4 path will not be aligned, unless the T4 outputs are locked to the T0 outputs. In many applications, the clocks supplied into the system are required to be aligned not only in frequency, but also in phase between the Master and Slave devices. This ensures minimal disturbance when any clock sink switches between Master and Slave.

2 Timing Card Master-Slave System Configurations

This configuration is used when the output SECs/EECs/PECs (& SYNC if required) from the two devices are required to track each other with a known phase alignment. The SEC/EEC/PEC and FRSYNC/MFRSYNC outputs from the device designated the Slave will track the SEC/EEC/PEC and FRSYNC/MFRSYNC outputs from the device designated the Master. This relationship is maintained even if all the external references fail and the Master enters holdover. This mode provides for output SEC/EEC/PEC and SYNC alignment between the Master and Slave.

To achieve a Master-Slave clock protection system, 82P33xxx (including 82P33714/31 SETS and 82P33814/10/31 SMU devices) provides both software and hardware Master & Slave modes.

2.1 Master–Slave Configuration

Master-slave mode can be configured by hardware or software (writing a register bit). Hardware master mode is the default setting for 82P33xxx. This mode is where all the settings of the device operate exactly as programmed when the MS/SL pin on the device is "high". Hardware Slave mode is entered when the MS/SL pin is driven "low". This is intended to allow external hardware monitoring and control to determine which device is Master and which device is Slave independent of the software configuration.

Master/Slave mode can also be individually controlled by software control when MS/SL pin is either "high" or "low". Software control is accomplished by writing register bit MS_INVERT (0x382, bit 0). The mode (master of slave) of the device is determined by a combination of MS/SL pin and MS_INVERT bit listed in the table below.

See Table 1 combination of hardware pin and MS_INVERT bit to determine device master/slave operation.

<table>
<thead>
<tr>
<th>Master/Slave Control</th>
<th>Result</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>MS/SL Pin</strong></td>
<td><strong>MS_INVERT</strong></td>
</tr>
<tr>
<td>High</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>1</td>
</tr>
<tr>
<td>Low</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>1</td>
</tr>
</tbody>
</table>
As indicated in Table 1, if register bit MS_INVERT is fixed at "0", then master or slave mode of a device is only determined by logic level of MS/SL pin: master when MS/SL = "1" and slave when MS/SL = "0". We refer this as hardware control of master/slave mode. Please note: MS/SL selection will apply to both DPLL1 and DPLL2 in 82P338xx. In other words, DPLL1 and DPLL2 will operate in master or slave mode per MS/SL selection of the chip. DPLL3 (T4), however, does not have master or slave capability.

A typical master/slave application scenario is illustrated in Figure 1 below, followed by device configurations in Master and Slave mode, respectively, in Timing Commander™ GUI window.

Figure 1. Typical Setup for a Master/Slave Configuration

Notes: SETS = Synchronous Equipment Timing Source; TIME = 1588-based phase/time; BITS = Building Integrated Timing Supply; SSU = Synchronous Supply Unit; PRTS = Primary Reference Time Clock

In the above setup, specific reference arrangements are as follows:

- BITS or SSU clock goes to IN11 of both chips as input clock when the device is in Master mode;
- A PRTC-referenced clock, i.e., 1PPS, goes to IN12 of both chips as SYNC input, that may be associated with each respective input clock (IN11), when the device is in Master mode;
- 25MHz and 1PPS are output at OUT1 and OUT2 from "TIME" (1588-path), respectively, from both devices;
- 25MHz from OUT1 goes to IN03 of both chips as input clock when the device is in Slave mode;
- 1PPS from OUT2 goes to IN09 of both chips as SYNC input associated with each respective input clock (IN03);
- 19.44MHz at OUT7 from "SETS" (Sync-E path) goes to IN10 of both devices as another input reference when the devices is in Slave mode;
- FRSYNC_8kHz can optionally output 8kHz used as a Frame input associated with the SETS input clock (IN10). In this example, it is not used.

The input clock and Sync connections above are reflected in Timing Commander settings as shown below. When in Master mode, other inputs can be enabled with lower priority than IN11 as alternative inputs when IN11 fails. When in Slave mode, a forced input (IN03 in this example) is selected.
To associate a Sync input with an input clock, use the following two steps:

1. Disable the Sync as an input clock to the working DPLL (DPLL1 in this case).
2. In the Input clock configuration window, select the input where Sync pulse is connected to.

For example, to associate IN09 (used as Sync) with input clock at IN03, we first disable IN09 as an input clock to DPLL1 (DPLL1_IN09_PRIORITY, 0x11C, bits [3:0]). See Top of Figure 3 below for Timing Commander setting; then select IN09 in Sync Setup window for IN03 (IN03_SYNC_SEL, 0xB5, bit [3:0]). See Bottom of Figure 3 below for Timing Commander setting.
Similar operations are required to associate IN12 as a Sync pulse with input clock at IN11.

**NOTE:** By default, IN03 has a higher priority than IN11 which is meant as an input clock for the device when in Master mode. Thus, in order to ensure IN11 (and its associated Sync input in IN12) is selected when the device is switched to Master mode, IN11’s default priority must be replaced by a priority higher than IN03. This can be done by setting priority register `DPLL1_IN11_PRIORITY (0x11D, bits [3:0])` to a lower value than IN03, i.e., 0x0001. A lower value means a higher priority.

When in Slave mode, several settings are enforced (for more details, see Section 2.4, "Master-Slave Operation"): 

1. Hitless Switch is disabled (`DPLL1_HITLESS_SWITCH_EN = '0', 0x117, bit 2`).
2. DPLL loop is forced to select the acquisition bandwidth regardless of whether it is locked or not. It is recommended to set the acquisition bandwidth (`DPLL1_ACQ_BW_DAMPING_CNFG, 0x125, bit [4:0]`) at 18Hz and ACQ Damping (`DPLL1_DLL_ACQ_BW_DAMPING_CNFG, 0x125, bit [7:5]`) at 0.15dB to allow the Slave PLL to track the Master PLL outside of the wander filtering range. In Timing Commander setting window, DPLL bandwidth can be setup as shown in Figure 4:
3. Note that when a device is switched to Slave mode, it can be forced to use an input clock as its reference. In the above example, IN03 (and its associated Sync at IN09) can be a forced input when the device is switched to Slave mode. Forced input is selected by DPLL1_SLAVE_FORCE_REF_SEL_CNFG (0x150, bits [3:0]). In Timing Commander, it's done by selecting IN03 in Master/Slave Mode Configuration Window as shown in Figure 5 below.

4. DPLL operates in Locked mode.
2.2 SYNC Output Alignment Configuration

Both master and slave devices can generate 8K_1PPS FRSYNC and 2K_1PPS MFRSYNC outputs simultaneously alongside the SEC/EEC/PEC outputs.

Each Master-Slave device generates a group of independent clocks including SEC/EEC/PEC clocks, FRSYNC/MFRSYNC signals that are in a defined phase relationship. The SYNC outputs are simply divided from the SEC/EEC/PEC outputs using digital counters. In order for the SYNC outputs from Master and Slave devices to be aligned, the digital counters in the two devices need to be aligned. 82P33xxx provides a functionality to achieve this by sampling the SYNC input (from SYNC output of another device) and using it to synchronize the counters.

All outputs are synchronous (including the SEC/EEC and SYNC signals). Timing integrity is maintained by the slave device sampling the SYNC input on either edge (rising or falling) of the input reference clock to which the falling edge of the generated Frame SYNC is aligned. All high frequency outputs are rising-edge aligned with the falling edge of the SYNC signal. Please refer to Figure 6 below for phase relationship among 4 signals – input reference clock, input Frame SYNC signal, generated output SYNC signal and the output clocks.

By default, 82P33xxx is configured to sample SYNC input pin on the rising edge of the SEC/EEC clock. Thus, there is approximately ±0.5UI of an SEC/EEC clock of immunity to skew between the SEC/EEC output and output SYNC signal. Locking slave device to an SEC/EEC clock reference ensures that the phase relationship between the sampling clock and the generated clock is maintained.

In order to provide maximum flexibility for immunity to SEC/EEC/PEC and SYNC skew, the 82P33xxx can be programmed to sample the SYNC on the falling edge of the SEC/EEC clock. As the SEC/EEC and SYNC will always be reproduced with their falling edges aligned, 82P33xxx can be programmed to expect the SYNC input to be 0.5UI late or 0.5UI early. In all cases the immunity to skew is ±0.5UI from the expected position.

The result of the configured phase relationship between input and output signals is shown in Figure 6 below. By default, the falling edge of Sync will be aligned (DPLL1_SYNC_EDGE, 0x140, bit 0), the rising edge of the involved input clock can be programmed to be aligned with Sync edge (falling or rising) by 0.5UI/1UI early or late (lnx_SYNC_PHASE, address depending on which input).

Figure 6. Phase Relationship between Input and Output Frame SYNC and Clocks
2.3 1PPS SYNC Configuration

The 1PPS sync signal is synchronized to input clock, i.e., 10MHz GPS reference clock. In 82P33xxx, 1PPS can be generated from 8 output clocks and the 2 Frame SYNC outputs (FRSYNC_8KHz and FRSYNC_2KHz). 1PPS from 8 regular output clock pins will have a nominal 50% duty cycle and its phase alignment can be adjusted by register configurations. The pulse width of the 1PPS output from Frame SYNC outputs can be programmed by setting DPLL1/2_FRSYNC_PULSE and DPLL1/2_MFRSYNC_PULSE registers, respectively.

The 1PPS sync signal output on FRSYNC (1PPS_8KHz) and MRSYNC (1PPS_2KHz) is synchronized with 10 MHz, Ethernet and SONET/SDH clocks. The 1PPS sync signal is not typically synchronized with clocks <10MHz.

2.4 Master-Slave Operation

For Master-Slave operations, most of the device configuration is handled by the hardware pin controls on both devices. An external device is required to drive the MS/SL pin on each device. Please note: the two devices should NEVER be configured as Slave at the same time. If both devices are configured as Slave, then a timing "loop" will be created where the two devices try to lock to each other. It is safe, however, for both devices to be configured as Master for a short time during the switchover. Master-Slave switching by MS/SL pin alone is only suitable for applications where the hitless switch is not required on the Master (see later section). It should also be noted that when the MS/SL pin is driven low to configure the device as a slave. In the Slave, the corresponding registers of the forced functions can still be configured, but their configuration does not take any effect, for example the revertive mode and hitless switch will be disabled when in Slave mode. This behavior will be reflected in the evaluation system GUI.

Table 2: Initial Set-up of a Master-Slave System

<table>
<thead>
<tr>
<th>Feature</th>
<th>Initial Settings</th>
</tr>
</thead>
<tbody>
<tr>
<td>Hitless Switch (HS)</td>
<td>Enabled on both devices if HS is required on the Master.</td>
</tr>
<tr>
<td>Non-Revertive mode</td>
<td>Enabled on both devices if non-revertive mode is required on the Master.</td>
</tr>
<tr>
<td>Locked bandwidth</td>
<td>Set both devices to the required tracking bandwidth when acting as a Master tracking an external reference source,e.g. 1.1Hz</td>
</tr>
<tr>
<td>Acquisition bandwidth</td>
<td>Set both devices to the required tracking bandwidth when acting as a Slave tracking the Master, e.g. 18Hz.</td>
</tr>
<tr>
<td>Priority of IN03 (IN09 as Sync associated with IN03)</td>
<td>IN03 will be forced to be the input when switched to Slave mode.</td>
</tr>
<tr>
<td>Priority of IN11 (IN12 as Sync associated with IN11)</td>
<td>IN11 is the input for the device when switched to Master mode. Thus IN11 should have a higher priority.</td>
</tr>
<tr>
<td>Phase offset control</td>
<td>Set the phase offset in both devices to the total characterized delay as follows: [(1)] Lock one device (the Slave) to the other device (the Master). [(2)] Measure the phase difference between Master and Slave at one of the I/O cards on the back-plane. [(3)] Program the phase offset of both devices such that the phase difference measured in (2) becomes as close to zero as possible.</td>
</tr>
</tbody>
</table>

By using the settings given in the above table, the device will be configured as a Master. When the MS/SL pin is driven low, the settings of some registers are automatically overridden. Overwritten registers/settings by putting the device in Slave mode (MS/SL = "0") include disabling hitless switching, configuring Slave DPLL acquisition bandwidth, etc. Please refer to Section 2.1, “Master–Slave Configuration” above for details.

If device is programmed to enable Hitless Switch, any programmed phase offset would be ignored, and then this will become active when the device is Master. As HS is automatically disabled when the device becomes slave, any programmed phase offset will automatically take over.
The software monitoring functions should also ensure that each device considers the external reference sources in an identical sequence. This is easily achieved by reading the register `INn_VALID_DPLLx (n = 1…14, x = 1, 2, 3)` from one device and writing it into the other device in the `REMOTE_INn_INVALID (n = 1…14)`. This will ensure that any input considered invalid on one device will also be considered invalid on the other device. Providing that the programmed priorities are identical between the two devices, the active input validation priority table will be identical between the two devices.

Example Sequence of events for a Master-Slave switchover by MS/SL pin control:

- Refer to Figure 1 for system configurations;
- To show how the revertive mode works, another input clock at IN4 (not shown in Figure 1) is added for master device. IN4 will have a lower priority than IN11;
- IN03 is a forced input selection for Slave device;

| Table 3: Example Sequence of Events for a Master-Slave Switchover by MS/SL Pin Control |
|---------------------------------|---------------------------------|
| **Device 1** | **Device 2** |
| 1. Powers up with MS/SL high - Master mode | Powers up with MS/SL low - Slave mode |
| 2. IN11 priority 1, IN4 priority 2 | IN03 is a forced input |
| 3. All other inputs have priority ignored | All other inputs have priority ignored |
| 4. Enable HS | Enable HS |
| 5. Locked BW = 1.1Hz | Locked BW = 1.1Hz |
| 6. Acquisition BW = 18Hz | Acquisition BW = 18Hz |
| 7. Non-Revertive mode enabled | Non-Revertive mode enabled |
| 8. External 1PPS/8KHz sync enabled | External 1PPS/8KHz sync enabled |
| 9. Automatic external sync enabled | Automatic external sync enabled |
| 10. Phase offset programmed to align | Phase offset programmed to align |
| 11. Device locks to external reference (IN11) with HS | Device locks to IN03 (from Master) with output of Master and Slave closely phase aligned. |
| 12. Software monitors status registers | Software monitors status registers |

**External reference IN11 fails**


14. Non-revertive mode, so Master takes no action  

15. Device detects failure of IN4 and enters holdover mode.  

16. Device locks to IN11.  

**System changes Master & Slave arrangement - inverts MS/SL on both devices**
3 Line Card Clock Protection Configurations

Line card will perform non-revertive, hitless reference switching between both (master and slave) timing card references, as illustrated in Figure 7 below.

Figure 7. In a Master-slave Timing Card Setting, a Line Card Switches between Master and Slave References

- Line card will perform non-revertive, hitless reference switching between both master and slave timing card references, as illustrated in Figure 7 below.
- Line card DPLLs will use a wideband filter (>10Hz) with no wander attenuation. Transmit path will attenuate jitter to <1s max RMS (12KHz~20MHz integration range); Receive path will rate-convert recovered line clocks to backplane clocks.

4 PTP Clock Protection Configurations

Some users would use T-BC/T-TSC applications, only one PTP port is in slave state; all other PTP ports are in either master or passive state. Only one grander master clock is seen and tracked. When a higher quality or priority master clock is available, or the current master clock is lost, the phase offset from the new grand master is used.

For T-BC application, if an optional PRTC virtual port is available, the 1588 DCO shall hitlessly switch to DPLL mode and acquire the PRTC clock. In this case, since PRTC is deemed to be the highest quality clock, it is assumed that the phase should transition to the PRTC's 1PPS alignment.

If the above optional PRTC virtual port is no longer available, the 1588 DPLL shall hitlessly switch to DCO mode and acquire the PTP clock. In this case, ITU-T has not defined short-term transition response when switching between PRTC reference and PTP reference. However, ITU-T G.8271.1 Appendix V defines 400ns duration allocated for holdover and re-arrangement, which may suggest a means of using phase slope limiting feature supported by 82P338xx.
5 Multi-Master Operation

In applications where the Timing Cards do not share synchronization clocks, some users would select the Multi-Master operation. As there are two completely parallel devices, the only task of the software is to ensure that the decisions made by both devices are identical. This is easily achieved by reading registers INn_VALID_DPLLx (n = 1…14, x = 1, 2, 3) from one device and writing it into register REMOTE_INn_INVALID (n = 1…14) of the other device. This will ensure that any input considered invalid on one device will be disabled for locking on the other. Only when both devices consider a reference valid will it be available for locking. If the system does not require Hitless Switch on the 82P33xxx then the outputs of both devices will be in very close alignment. However, if the system does require Hitless Switch then the outputs from the two devices will not be in alignment and the system must be designed to take account of this.
Notice

1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.

2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.

3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.

4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.

5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product’s quality grade, as indicated below.

   "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

   "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

   Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user’s manual or other Renesas Electronics document.

6. When using Renesas Electronics products, refer to the latest product information (data sheets, user’s manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.

7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.

8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.

9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated by the governments of any countries asserting jurisdiction over the parties or transactions.

10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.

11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.

12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.

(Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.

(Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

Corporate Headquarters
TOYOSU FORESIA, 3-24 Toyosu,
Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

Contact Information
For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:
www.renesas.com/contact/

Trademarks
Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

© 2020 Renesas Electronics Corporation. All rights reserved.