Description

The 5P49V5927 is a programmable clock generator intended for high performance consumer, networking, industrial, computing, and data-communications applications. Configurations may be stored in on-chip One-Time Programmable (OTP) memory or changed using I²C interface. This is IDT’s fifth generation of programmable clock technology (VersaClock® 5).

The frequencies are generated from a single reference clock. The reference clock can come from one of the two redundant clock inputs. A glitchless manual switchover function allows one of the redundant clocks to be selected during normal operation.

Two select pins allow up to 4 different configurations to be programmed and accessible using processor GPIOs or bootstrapping. The different selections may be used for different operating modes (full function, partial function, partial power-down), regional standards (US, Japan, Europe) or system production margin testing.

The device may be configured to use one of two I²C addresses to allow multiple devices to be used in a system.

Features

- Generates up to three independent output frequencies
- High performance, low phase noise PLL, <0.7 ps RMS typical phase jitter on outputs
- Three fractional output dividers (FODs)
- Independent Spread Spectrum capability on each output pair
- Four banks of internal non-volatile in-system programmable or factory programmable OTP memory
- I²C serial programming interface
- Seven LVCMOS outputs, including one reference output
- I/O Standards:
  - Single-ended I/Os: 1.8V to 3.3V LVCMOS
- Input frequency ranges:
  - LVCMOS Reference Clock Input (XIN/REF) – 1MHz to 200MHz
  - LVDS, LVPECL, HCSL Differential Clock Input (CLKIN, CLKINB) – 1MHz to 200MHz
  - Crystal frequency range: 8MHz to 40MHz
- Output frequency ranges:
  - LVCMOS Clock Outputs – 1MHz to 200MHz
- Individually selectable output voltage (1.8V, 2.5V, 3.3V) for each output pair
- Redundant clock inputs with manual switchover
- Programmable loop bandwidth
- Programmable slew rate control
- Programmable crystal load capacitance
- Individual output enable/disable
- Power-down mode
- 1.8V, 2.5V or 3.3V core VDDD, VDDA
- Available in 24-pin VFQFPN 4mm x 4mm package
- -40° to +85°C industrial temperature operation
Functional Block Diagram

Applications

- Ethernet switch/router
- PCI Express 1.0/2.0/3.0
- Broadcast video/audio timing
- Multi-function printer
- Processor and FPGA clocking
- Any-frequency clock conversion
- MSAN/DSLAM/PON
- Fiber Channel, SAN
- Telecom line cards
- 1 GbE and 10 GbE
<table>
<thead>
<tr>
<th>Number</th>
<th>Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>CLKIN</td>
<td>Input</td>
<td>Internal Pull-down Differential clock input. Weak 100kohms internal pull-down.</td>
</tr>
<tr>
<td>2</td>
<td>CLKINB</td>
<td>Input</td>
<td>Internal Pull-down Complementary differential clock input. Weak 100kohms internal pull-down.</td>
</tr>
<tr>
<td>3</td>
<td>XOUT</td>
<td>Input</td>
<td>Crystal Oscillator interface output.</td>
</tr>
<tr>
<td>4</td>
<td>XIN/REF</td>
<td>Input</td>
<td>Crystal Oscillator interface input, or single-ended LVCMOS clock input. Ensure that the input voltage is 1.2V max. Refer to the section “Overdriving the XIN/REF Interface”.</td>
</tr>
<tr>
<td>5</td>
<td>VDDA</td>
<td>Power</td>
<td>Analog functions power supply pin. Connect to 1.8V to 3.3V. VDDA and VDDD should have the same voltage applied.</td>
</tr>
<tr>
<td>6</td>
<td>CLKSEL</td>
<td>Input</td>
<td>Internal Pull-down Input clock select. Selects the active input reference source in manual switchover mode. 0 = XIN/REF, XOUT (default) 1 = CLKIN, CLKINB CLKSEL Polarity can be changed by I2C programming as shown in Table 4.</td>
</tr>
<tr>
<td>7</td>
<td>SD/OE</td>
<td>Input</td>
<td>Internal Pull-down Enables/disables the outputs (OE) or powers down the chip (SD). The SH bit controls the configuration of the SD/OE pin. The SH bit needs to be high for SD/OE pin to be configured as SD. The SP bit (0x02) controls the polarity of the signal to be either active HIGH or LOW only when pin is configured as OE (Default is active LOW.) Weak internal pull down resistor. When configured as SD, device is shut down and the single-ended LVCMOS outputs are driven low. When configured as OE, and outputs are disabled, the outputs can be selected to be tri-stated or driven high/low, depending on the programming bits as shown in the SD/OE Pin Function Truth table.</td>
</tr>
<tr>
<td>8</td>
<td>SEL1/SDA</td>
<td>Input</td>
<td>Internal Pull-down Configuration select pin, or I2C SDA input as selected by OUT0_SEL_I2CB. Weak internal pull down resistor.</td>
</tr>
<tr>
<td>9</td>
<td>SEL0/SCL</td>
<td>Input</td>
<td>Internal Pull-down Configuration select pin, or I2C SCL input as selected by OUT0_SEL_I2CB. Weak internal pull down resistor.</td>
</tr>
<tr>
<td>10</td>
<td>VDDA</td>
<td>Power</td>
<td>Analog functions power supply pin. Connect to 1.8V to 3.3V. VDDA and VDDD should have the same voltage applied.</td>
</tr>
<tr>
<td>11</td>
<td>NC</td>
<td>–</td>
<td>No connect.</td>
</tr>
<tr>
<td>12</td>
<td>NC</td>
<td>–</td>
<td>No connect.</td>
</tr>
<tr>
<td>13</td>
<td>OUT6</td>
<td>Output</td>
<td>Output Clock 6. Please refer to the Output Drivers section for more details. OUT5 and OUT6 are the same frequency.</td>
</tr>
<tr>
<td>14</td>
<td>OUT5</td>
<td>Output</td>
<td>Output Clock 5. Please refer to the Output Drivers section for more details. OUT5 and OUT6 are the same frequency.</td>
</tr>
<tr>
<td>15</td>
<td>VDDO3</td>
<td>Power</td>
<td>Output power supply. Connect to 1.8 to 3.3V. Sets output voltage levels for OUT5 and OUT6.</td>
</tr>
<tr>
<td>16</td>
<td>OUT4</td>
<td>Output</td>
<td>Output Clock 4. Please refer to the Output Drivers section for more details. OUT3 and OUT4 are the same frequency.</td>
</tr>
<tr>
<td>17</td>
<td>OUT3</td>
<td>Output</td>
<td>Output Clock 3. Please refer to the Output Drivers section for more details. OUT3 and OUT4 are the same frequency.</td>
</tr>
<tr>
<td>18</td>
<td>VDDO2</td>
<td>Power</td>
<td>Output power supply. Connect to 1.8 to 3.3V. Sets output voltage levels for OUT3 and OUT4.</td>
</tr>
<tr>
<td>19</td>
<td>OUT2</td>
<td>Output</td>
<td>Output Clock 2. Please refer to the Output Drivers section for more details. OUT1 and OUT2 are the same frequency.</td>
</tr>
<tr>
<td>20</td>
<td>OUT1</td>
<td>Output</td>
<td>Output Clock 1. Please refer to the Output Drivers section for more details. OUT1 and OUT2 are the same frequency.</td>
</tr>
<tr>
<td>Number</td>
<td>Name</td>
<td>Type</td>
<td>Description</td>
</tr>
<tr>
<td>--------</td>
<td>-----------------</td>
<td>---------------------</td>
<td>---------------------------------------------------------------------------------------------------------------------------------------------</td>
</tr>
<tr>
<td>21</td>
<td>V\textsubscript{DDO1}</td>
<td>Power</td>
<td>Output power supply. Connect to 1.8 to 3.3V. Sets output voltage levels for OUT1 and OUT2.</td>
</tr>
<tr>
<td>22</td>
<td>V\textsubscript{DDD}</td>
<td>Power</td>
<td>Digital functions power supply pin. Connect to 1.8 to 3.3V. V\textsubscript{DDA} and V\textsubscript{DDD} should have the same voltage applied.</td>
</tr>
<tr>
<td>23</td>
<td>V\textsubscript{DDO0}</td>
<td>Power</td>
<td>Power supply pin for OUT0\_SEL\_I2CB. Connect to 1.8 to 3.3V. Sets output voltage levels for OUT0.</td>
</tr>
<tr>
<td>24</td>
<td>OUT0\_SEL\_I2CB</td>
<td>Input/Output/Internal Pull-down</td>
<td>Latched input/LVCMOS Output. At power up, the voltage at the pin OUT0_SEL_I2CB is latched by the part and used to select the state of pins 8 and 9. If a weak pull up (10kohms) is placed on OUT0_SEL_I2CB, pins 8 and 9 will be configured as hardware select pins, SEL1 and SEL0. If a weak pull down (10Kohms) is placed on OUT0_SEL_I2CB or it is left floating, pins 8 and 9 will act as the SDA and SCL pins of an I\textsuperscript{2}C interface. After power up, the pin acts as a LVCMOS reference output.</td>
</tr>
<tr>
<td>ePAD</td>
<td>GND</td>
<td>GND</td>
<td>Connect to ground pad.</td>
</tr>
</tbody>
</table>
PLL Features and Descriptions

Spread Spectrum

To help reduce electromagnetic interference (EMI), the 5P49V5927 supports spread spectrum modulation. The output clock frequencies can be modulated to spread energy across a broader range of frequencies, lowering system EMI. The 5P49V5927 implements spread spectrum using the Fractional-N output divide, to achieve controllable modulation rate and spreading magnitude. The Spread spectrum can be applied to any output clock, any clock frequency, and any spread amount from ±0.25% to ±2.5% center spread and -0.5% to -5% down spread.

Table 2: Loop Filter

PLL loop bandwidth range depends on the input reference frequency (Fref) and can be set between the loop bandwidth range as shown in the table below.

<table>
<thead>
<tr>
<th>Input Reference Frequency–Fref (MHz)</th>
<th>Loop Bandwidth Min (kHz)</th>
<th>Loop Bandwidth Max (kHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>5</td>
<td>40</td>
<td>126</td>
</tr>
<tr>
<td>200</td>
<td>300</td>
<td>1000</td>
</tr>
</tbody>
</table>

Table 3: Configuration Table

This table shows the SEL1, SEL0 settings to select the configuration stored in OTP. Four configurations can be stored in OTP. These can be factory programmed or user programmed.

<table>
<thead>
<tr>
<th>OUT0_SEL_I2CB @ POR</th>
<th>SEL1</th>
<th>SEL0</th>
<th>I2C Access</th>
<th>REG0:7</th>
<th>Config</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>No</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>No</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>No</td>
<td>0</td>
<td>2</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>No</td>
<td>0</td>
<td>3</td>
</tr>
<tr>
<td>0</td>
<td>X</td>
<td>X</td>
<td>Yes</td>
<td>1</td>
<td>I2C defaults</td>
</tr>
<tr>
<td>0</td>
<td>X</td>
<td>X</td>
<td>Yes</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

At power up time, the SEL0 and SEL1 pins must be tied to either the VDDD/VDDA power supply so that they ramp with that supply or are tied low (this is the same as floating the pins). This will cause the register configuration to be loaded that is selected according to Table 3 above. Providing that OUT0_SEL_I2CB was 1 at POR and OTP register 0:7=0, after the first 10mS of operation the levels of the SELx pins can be changed, either to low or to the same level as VDDD/VDDA. The SELx pins must be driven with a digital signal of < 300ns Rise/Fall time and only a single pin can be changed at a time. After a pin level change, the device must not be interrupted for at least 1ms so that the new values have time to load and take effect.

If OUT0_SEL_I2CB was 0 at POR, alternate configurations can only be loaded via the I2C interface.

Table 4: Input Clock Select

Input clock select. Selects the active input reference source in manual switchover mode.
0 = XIN/REF, XOUT (default)
1 = CLKIN, CLKINB
CLKSEL Polarity can be changed by I2C programming as shown in Table 4.

<table>
<thead>
<tr>
<th>PRIMSRC</th>
<th>CLKSEL</th>
<th>Source</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>XIN/REF</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>CLKIN, CLKINB</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>CLKIN, CLKINB</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>XIN/REF</td>
</tr>
</tbody>
</table>

PRIMSRC is bit 1 of Register 0x13.
Reference Clock Input Pins and Selection

The 5P49V5927 supports up to two clock inputs. One input supports a crystal between XIN and XOUT. XIN can also be driven from a single ended reference clock. XIN can accept small amplitude signals like from TCXO or one channel of a differential clock.

The second clock input (CLKin, CLKinB) is a fully differential input that only accepts a reference clock. The differential input accepts differential clocks from all the differential logic types and can also be driven from a single ended clock on one of the input pins.

The CLKSEL pin selects the input clock between either XTAL/REF or (CLKin, CLKinB).

Either clock input can be set as the primary clock. The primary clock designation is to establish which is the main reference clock to the PLL. The non-primary clock is designated as the secondary clock in case the primary clock goes absent and a backup is needed. See the previous page for more details about primary versus secondary clock operation.

The two external reference clocks can be manually selected using the CLKSEL pin. The SM bits must be set to “0x” for manual switchover which is detailed in Manual Switchover Mode section.

Crystal Input (XIN/REF)

The crystal used should be a fundamental mode quartz crystal; overtone crystals should not be used.

A crystal manufacturer will calibrate its crystals to the nominal frequency with a certain load capacitance value. When the oscillator load capacitance matches the crystal load capacitance, the oscillation frequency will be accurate. When the oscillator load capacitance is lower than the crystal load capacitance, the oscillation frequency will be higher than nominal and vice versa so for an accurate oscillation frequency you need to make sure to match the oscillator load capacitance with the crystal load capacitance.

To set the oscillator load capacitance there are two tuning capacitors in the IC, one at XIN and one at XOUT. They can be adjusted independently but commonly the same value is used for both capacitors. The value of each capacitor is composed of a fixed capacitance amount plus a variable capacitance amount set with the XTAL[5:0] register. Adjustment of the crystal tuning capacitors allows for maximum flexibility to accommodate crystals from various manufacturers. The range of tuning capacitor values available are in accordance with the following table.

<table>
<thead>
<tr>
<th>XTAL[5:0] Tuning Capacitor Characteristics</th>
</tr>
</thead>
<tbody>
<tr>
<td>Parameter</td>
</tr>
<tr>
<td>------------</td>
</tr>
<tr>
<td>XTAL</td>
</tr>
</tbody>
</table>

The capacitance at each crystal pin inside the chip starts at 9pF with setting 000000b and can be increased up to 25pF with setting 111111b. The step per bit is 0.5pF.

You can write the following equation for this capacitance:

\[ Ci = 9pF + 0.5pF \times XTAL[5:0] \]

The PCB where the IC and the crystal will be assembled adds some stray capacitance to each crystal pin and more capacitance can be added to each crystal pin with additional external capacitors.

You can write the following equations for the total capacitance at each crystal pin:

\[ C_{XIN} = Ci_1 + Cs_1 + Ce_1 \]
\[ C_{XOUT} = Ci_2 + Cs_2 + Ce_2 \]

\( Ci_1 \) and \( Ci_2 \) are the internal, tunable capacitors. \( Cs_1 \) and \( Cs_2 \) are stray capacitances at each crystal pin and typical values are between 1pF and 3pF.

\( Ce_1 \) and \( Ce_2 \) are additional external capacitors that can be added to increase the crystal load capacitance beyond the tuning range of the internal capacitors. However, increasing the load capacitance reduces the oscillator gain so please consult the factory when adding \( Ce_1 \) and/or \( Ce_2 \) to avoid crystal startup issues. \( Ce_1 \) and \( Ce_2 \) can also be used to adjust for unpredictable stray capacitance in the PCB.

The final load capacitance of the crystal:

\[ CL = (9pF + 0.5pF \times XTAL[5:0] + Cs + Ce) / 2 \]

For most cases it is recommended to set the value for capacitors the same at each crystal pin:

\[ C_{XIN} = C_{XOUT} = Cx \rightarrow CL = Cx / 2 \]

The complete formula when the capacitance at both crystal pins is the same:

\[ CL = (9pF + 0.5pF \times XTAL[5:0] + Cs + Ce) / 2 \]
**Example 1:** The crystal load capacitance is specified as 8pF and the stray capacitance at each crystal pin is Cs=1.5pF. Assuming equal capacitance value at XIN and XOUT, the equation is as follows:

\[
8\text{pF} = \frac{(9\text{pF} + 0.5\text{pF} \times \text{XTAL}[5:0] + 1.5\text{pF})}{2} \rightarrow \\
0.5\text{pF} \times \text{XTAL}[5:0] = 5.5\text{pF} \rightarrow \text{XTAL}[5:0] = 11 \text{ (decimal)}
\]

**Example 2:** The crystal load capacitance is specified as 12pF and the stray capacitance Cs is unknown. Footprints for external capacitors Ce are added and a worst case Cs of 5pF is used. For now we use Cs + Ce = 5pF and the right value for Ce can be determined later to make 5pF together with Cs.

\[
12\text{pF} = \frac{(9\text{pF} + 0.5\text{pF} \times \text{XTAL}[5:0] + 5\text{pF})}{2} \rightarrow \\
\text{XTAL}[5:0] = 20 \text{ (decimal)}
\]

**Manual Switchover Mode**

When SM[1:0] is “0x”, the redundant inputs are in manual switchover mode. In this mode, CLKSEL pin is used to switch between the primary and secondary clock sources. The primary and secondary clock source setting is determined by the PRIMSRC bit. During the switchover, no glitches will occur at the output of the device, although there may be frequency and phase drift, depending on the exact phase and frequency relationship between the primary and secondary clocks.
OTP Interface

The 5P49V5927 can also store its configuration in an internal OTP. The contents of the device's internal programming registers can be saved to the OTP by setting burn_start (W114[3]) to high and can be loaded back to the internal programming registers by setting usr_rd_start(W114[0]) to high.

To initiate a save or restore using I²C, only two bytes are transferred. The Device Address is issued with the read/write bit set to “0”, followed by the appropriate command code. The save or restore instruction executes after the STOP condition is issued by the Master, during which time the 5P49V5927 will not generate Acknowledge bits. The 5P49V5927 will acknowledge the instructions after it has completed execution of them. During that time, the I²C bus should be interpreted as busy by all other users of the bus.

On power-up of the 5P49V5927, an automatic restore is performed to load the OTP contents into the internal programming registers. The 5P49V5927 will be ready to accept a programming instruction once it acknowledges its 7-bit I²C address.

Availability of Primary and Secondary I²C addresses to allow programming for multiple devices in a system. The I²C slave address can be changed from the default 0xD4 to 0xD0 by programming the I2C_ADDR bit D0. VersaClock 5 Programming Guide provides detailed I²C programming guidelines and register map.

SD/OE Pin Function

The polarity of the SD/ OE signal pin can be programmed to be either active HIGH or LOW with the SP bit (W16[1]). When SP is “0” (default), the pin becomes active LOW and when SP is “1”, the pin becomes active HIGH. The SD/ OE pin can be configured as either to shutdown the PLL or to enable/disable the outputs. The SH bit controls the configuration of the SD/ OE pin. The SH bit needs to be high for SD/ OE pin to be configured as SD.

![Diagram of SD/OE Pin Function](image)

When configured as SD, device is shut down, the single-ended LVCMOS outputs are driven low. When configured as OE, and outputs are disabled, the outputs are driven high/low.

Output Alignment

Each output divider block has a synchronizing POR pulse to provide startup alignment between outputs. This allows alignment of outputs for low skew performance. The phase alignment works both for integer output divider values and for fractional output divider values.

Besides the POR at power up, the same synchronization reset is also triggered when switching between configurations with the SEL0/1 pins. This ensures that the outputs remain aligned in every configuration. This reset causes the outputs to suspend for a few hundred microseconds so the switchover is not glitch-less. The reset can be disabled for applications where glitch-less switch over is required and alignment is not critical.

When using I²C to reprogram an output divider during operation, alignment can be lost. Alignment can be restored by manually triggering the reset through I²C.

When alignment is required for outputs with different frequencies, the outputs are actually aligned on the falling edges of each output by default. Rising edge alignment can also be achieved by utilizing the programmable skew feature to delay the faster clock by 180 degrees. The programmable skew feature also allows for fine tuning of the alignment.

For details of register programming, please see VersaClock 5 Family Register Descriptions and Programming Guide for details.
**Output Divides**

Each of the four output divides are comprised of a 12-bit integer counter, and a 24-bit fractional counter. The output divide can operate in integer divide only mode for improved performance, or utilize the fractional counters to generate any frequency with a synthesis accuracy better than 50ppb.

The Output Divide also has the capability to apply a spread modulation to the output frequency. Independent of output frequency, a triangle wave modulation between 30 and 63kHz may be generated.

**Output Skew**

For outputs that share a common output divide value, there will be the ability to skew outputs by quadrature values to minimize interaction on the PCB. The skew on each output can be adjusted from 0 to 360 degrees. Skew is adjusted in units equal to 1/32 of the VCO period. So, for 100 MHz output and a 2800 MHz VCO, you can select how many 11.161pS units you want added to your skew (resulting in units of 0.402 degrees). For example, 0, 0.402, 0.804, 1.206, 1.408, and so on. The granularity of the skew adjustment is always dependent on the VCO period and the output period.

**Output Drivers**

The operating voltage ranges of each output is determined by its independent output power pin (VDDO) and thus each can have different output voltage levels. Output voltage levels of 1.8V, 2.5V, or 3.3V are supported for LVCMOS.

Each output may be enabled or disabled by register bits. When disabled an output will be in a logic 0 state as determined by the programming bit table shown on page 6.

**LVCMOS Operation**

Output pairs OUT1 & OUT2; OUT3 & OUT4; OUT5 & OUT6 each operate the frequency as determined by responding programmed Fractional Output Dividers. All the previously described configuration and control apply equally to all outputs. Frequency, phase alignment, voltage levels and enable / disable status apply to all the OUTx pins. The outputs can be selected to be phase-aligned with each other or inverted relative to one another by register programming bits. Selection of phase-alignment may have negative effects on the phase noise performance of any part of the device due to increased simultaneous switching noise within the device.

**Device Hardware Configuration**

The 5P49V5927 supports an internal One-Time Programmable (OTP) memory that can be pre-programmed at the factory with up to 4 complete device configuration. These configurations can be over-written using the serial interface once reset is complete. Any configuration written via the programming interface needs to be re-written after any power cycle or reset. Please contact IDT if a specific factory-programmed configuration is desired.

**Device Start-up & Reset Behavior**

The 5P49V5927 has an internal power-up reset (POR) circuit. The POR circuit will remain active for a maximum of 10ms after device power-up.

Upon internal POR circuit expiring, the device will exit reset and begin self-configuration.

The device will load internal registers according to Table 3. Once the full configuration has been loaded, the device will respond to accesses on the serial port and will attempt to lock the PLL to the selected source and begin operation.

**Power Up Ramp Sequence**

VDDA and VDDD must ramp up together. VDDO0~3 must ramp up before, or concurrently with, VDDA and VDDD. All power supply pins must be connected to a power rail even if the output is unused. All power supplies must ramp in a linear fashion and ramp monotonically.
**I²C Mode Operation**

The device acts as a slave device on the I²C bus using one of the two I²C addresses (0xD0 or 0xD4) to allow multiple devices to be used in the system. The interface accepts byte-oriented block write and block read operations. Two address bytes specify the register address of the byte position of the first register to write or read. Data bytes (registers) are accessed in sequential order from the lowest to the highest byte (most significant bit first). Read and write block transfers can be stopped after any complete byte transfer. During a write operation, data will not be moved into the registers until the STOP bit is received, at which point, all data received in the block write will be written simultaneously.

For full electrical I²C compliance, it is recommended to use external pull-up resistors for SDATA and SCLK. The internal pull-down resistors have a size of 100kΩ typical.

### I²C Slave Read and Write Cycle Sequencing

#### Current Read

<table>
<thead>
<tr>
<th>S</th>
<th>Dev Addr + R</th>
<th>A</th>
<th>Data 0</th>
<th>A</th>
<th>Data 1</th>
<th>A</th>
<th>☐ ☐ ☐</th>
<th>A</th>
<th>Data n</th>
<th>Abar</th>
<th>P</th>
</tr>
</thead>
</table>

#### Sequential Read

<table>
<thead>
<tr>
<th>S</th>
<th>Dev Addr + W</th>
<th>A</th>
<th>Reg start Addr</th>
<th>A</th>
<th>Sr</th>
<th>Dev Addr + R</th>
<th>A</th>
<th>Data 0</th>
<th>A</th>
<th>Data 1</th>
<th>A</th>
<th>☐ ☐ ☐</th>
<th>A</th>
<th>Data n</th>
<th>Abar</th>
<th>P</th>
</tr>
</thead>
</table>

#### Sequential Write

<table>
<thead>
<tr>
<th>S</th>
<th>Dev Addr + W</th>
<th>A</th>
<th>Reg start Addr</th>
<th>A</th>
<th>Data 0</th>
<th>A</th>
<th>Data 1</th>
<th>A</th>
<th>☐ ☐ ☐</th>
<th>A</th>
<th>Data n</th>
<th>A</th>
<th>P</th>
</tr>
</thead>
</table>

- ☐ from master to slave
- ☐ from slave to master

- S = start
- Sr = repeated start
- A = acknowledge
- Abar = none acknowledge
- P = stop
### Table 6: I²C Bus DC Characteristics

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_{IH}</td>
<td>Input HIGH Level</td>
<td>For SEL1/SDA pin and SEL0/SCL pin.</td>
<td>0.7xV_{DDD}</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>V_{IL}</td>
<td>Input LOW Level</td>
<td>For SEL1/SDA pin and SEL0/SCL pin.</td>
<td>GND-0.3</td>
<td>0.3xV_{DDD}</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>V_{HYS}</td>
<td>Hysteresis of Inputs</td>
<td></td>
<td>0.05xV_{DDD}</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>I_{IN}</td>
<td>Input Leakage Current</td>
<td></td>
<td>-1</td>
<td>30</td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>V_{OL}</td>
<td>Output LOW Voltage</td>
<td>I_{OL} = 3 mA</td>
<td></td>
<td>0.4</td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>

### Table 7: I²C Bus AC Characteristics

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>F_{SCLK}</td>
<td>Serial Clock Frequency (SCL)</td>
<td>10</td>
<td></td>
<td>400</td>
<td>kHz</td>
</tr>
<tr>
<td>t_{BUF}</td>
<td>Bus free time between STOP and START</td>
<td>1.3</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>t_{SU:START}</td>
<td>Setup Time, START</td>
<td>0.6</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>t_{HD:START}</td>
<td>Hold Time, START</td>
<td>0.6</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>t_{SU:DATA}</td>
<td>Setup Time, data input (SDA)</td>
<td>0.1</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>t_{HD:DATA}</td>
<td>Hold Time, data input (SDA)</td>
<td>0</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>t_{OVD}</td>
<td>Output data valid from clock</td>
<td>0.9</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>C_{B}</td>
<td>Capacitive Load for Each Bus Line</td>
<td></td>
<td></td>
<td>400</td>
<td>pF</td>
</tr>
<tr>
<td>t_{R}</td>
<td>Rise Time, data and clock (SDA, SCL)</td>
<td>20 + 0.1xC_{B}</td>
<td>300</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>t_{F}</td>
<td>Fall Time, data and clock (SDA, SCL)</td>
<td>20 + 0.1xC_{B}</td>
<td>300</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>t_{HIGH}</td>
<td>HIGH Time, clock (SCL)</td>
<td>0.6</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>t_{LOW}</td>
<td>LOW Time, clock (SCL)</td>
<td>1.3</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>t_{SU:STOP}</td>
<td>Setup Time, STOP</td>
<td>0.6</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
</tbody>
</table>

Note 1: A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the V_{IH}(MIN) of the SCL signal) to bridge the undefined region of the falling edge of SCL.

Note 2: I²C inputs are 5V tolerant.
Table 8: Absolute Maximum Ratings
Stresses above the ratings listed below can cause permanent damage to the 5P49V5927. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

<table>
<thead>
<tr>
<th>Item</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage, ( V_{DDA}, V_{DDD}, V_{DDO} )</td>
<td>3.465V</td>
</tr>
<tr>
<td>Inputs</td>
<td></td>
</tr>
<tr>
<td>XIN/REF</td>
<td>0V to 1.2V voltage swing</td>
</tr>
<tr>
<td>CLKIN, CLKNIB</td>
<td>0V to 1.2V voltage swing</td>
</tr>
<tr>
<td>Other inputs</td>
<td>single-ended</td>
</tr>
<tr>
<td>-0.5V to ( V_{DDD} )</td>
<td></td>
</tr>
<tr>
<td>Outputs, ( V_{DDO} ) (LVCMOS)</td>
<td>-0.5V to ( V_{DDO} + 0.5V )</td>
</tr>
<tr>
<td>Outputs, ( I_O ) (SDA)</td>
<td>10mA</td>
</tr>
<tr>
<td>Package Thermal Impedance, ( \theta_{JA} )</td>
<td>42°C/W (0 mps)</td>
</tr>
<tr>
<td>Package Thermal Impedance, ( \theta_{JC} )</td>
<td>41.8°C/W (0 mps)</td>
</tr>
<tr>
<td>Storage Temperature, ( T_{STG} )</td>
<td>-65°C to 150°C</td>
</tr>
<tr>
<td>ESD Human Body Model</td>
<td>2000V</td>
</tr>
<tr>
<td>Junction Temperature</td>
<td>125°C</td>
</tr>
</tbody>
</table>

Table 9: Recommended Operation Conditions

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{DDOX} )</td>
<td>Power supply voltage for supporting 1.8V outputs</td>
<td>1.71</td>
<td>1.8</td>
<td>1.89</td>
<td>V</td>
</tr>
<tr>
<td>( V_{DDOX} )</td>
<td>Power supply voltage for supporting 2.5V outputs</td>
<td>2.375</td>
<td>2.5</td>
<td>2.625</td>
<td>V</td>
</tr>
<tr>
<td>( V_{DDOX} )</td>
<td>Power supply voltage for supporting 3.3V outputs</td>
<td>3.135</td>
<td>3.3</td>
<td>3.465</td>
<td>V</td>
</tr>
<tr>
<td>( V_{DDD} )</td>
<td>Power supply voltage for core logic functions</td>
<td>1.71</td>
<td></td>
<td>3.465</td>
<td>V</td>
</tr>
<tr>
<td>( V_{DDA} )</td>
<td>Analog power supply voltage. Use filtered analog power supply.</td>
<td>1.71</td>
<td></td>
<td>3.465</td>
<td>V</td>
</tr>
<tr>
<td>( T_A )</td>
<td>Operating temperature, ambient</td>
<td>-40</td>
<td></td>
<td>+85</td>
<td>°C</td>
</tr>
<tr>
<td>( C_{LOAD_OUT} )</td>
<td>Maximum load capacitance (3.3V LVCMOS only)</td>
<td>15</td>
<td></td>
<td></td>
<td>pF</td>
</tr>
<tr>
<td>( F_{IN} )</td>
<td>External reference crystal</td>
<td>1</td>
<td>40</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>( F_{OUT} )</td>
<td>External reference clock CLKIN, CLKNB</td>
<td>1</td>
<td>200</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>( t_{PU} )</td>
<td>Power up time for all ( V_{DDO} )s to reach minimum specified voltage (power ramps must be monotonic)</td>
<td>0.05</td>
<td>5</td>
<td></td>
<td>ms</td>
</tr>
</tbody>
</table>

Note: \( V_{DDO1} \), \( V_{DDO2} \), and \( V_{DDO3} \) must be powered on either before or simultaneously with \( V_{DDD} \), \( V_{DDA} \) and \( V_{DDO0} \).
Table 10: Input Capacitance, LVCMOS Output Impedance, and Internal Pull-down Resistance \((T_A = +25 ^\circ C)\)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>C\text{IN}</td>
<td>Input Capacitance (CLKIN, CLKINB, CLKSEL, SD/OE, SEL1/SDA, SEL0/SCL)</td>
<td>3</td>
<td>7</td>
<td></td>
<td>pF</td>
</tr>
<tr>
<td></td>
<td>Pull-down Resistor</td>
<td>100</td>
<td></td>
<td>300</td>
<td>k\Omega</td>
</tr>
<tr>
<td>R\text{OUT}</td>
<td>LVCMOS Output Driver Impedance ((V_{DDO} = 1.8V, 2.5V, 3.3V))</td>
<td>17</td>
<td>8</td>
<td></td>
<td>\Omega</td>
</tr>
<tr>
<td>XIN/REF</td>
<td>Programmable input capacitance at XIN/REF</td>
<td>0</td>
<td>8</td>
<td></td>
<td>pF</td>
</tr>
<tr>
<td>XOUT</td>
<td>Programmable input capacitance at XOUT</td>
<td>0</td>
<td>8</td>
<td></td>
<td>pF</td>
</tr>
</tbody>
</table>

Table 11: Crystal Characteristics

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Mode of Oscillation</td>
<td>Fundamental</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Frequency</td>
<td>8</td>
<td>25</td>
<td>40</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>Equivalent Series Resistance (ESR)</td>
<td>10</td>
<td>100</td>
<td></td>
<td></td>
<td>\Omega</td>
</tr>
<tr>
<td>Shunt Capacitance</td>
<td>7</td>
<td></td>
<td></td>
<td></td>
<td>pF</td>
</tr>
<tr>
<td>Load Capacitance ((C_L) @ &lt;=25MHz)</td>
<td>6</td>
<td>8</td>
<td>12</td>
<td></td>
<td>pF</td>
</tr>
<tr>
<td>Load Capacitance ((C_L) &gt; 25M to 40M)</td>
<td>6</td>
<td>8</td>
<td></td>
<td></td>
<td>pF</td>
</tr>
<tr>
<td>Maximum Crystal Drive Level</td>
<td>100</td>
<td></td>
<td></td>
<td></td>
<td>\mu W</td>
</tr>
</tbody>
</table>

Note: Typical crystal used is FOX 603-25-150. For different reference crystal options please go to www.foxonline.com.

Table 12: DC Electrical Characteristics

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>I\text{ddcore}³</td>
<td>Core Supply Current</td>
<td>100 MHz on all outputs, 25 MHz REFCLK</td>
<td>30</td>
<td>34</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>I\text{ddox}</td>
<td>Output Buffer Supply Current</td>
<td>LVCMS, 50 MHz, 3.3V \text{V}_{DDO}, \text{1,2}</td>
<td>16</td>
<td>18</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LVCMS, 50 MHz, 2.5V \text{V}_{DDO}, \text{1,2}</td>
<td>14</td>
<td>16</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LVCMS, 50 MHz, 1.8V \text{V}_{DDO}, \text{1,2}</td>
<td>12</td>
<td>14</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LVCMS, 200 MHz, 3.3V \text{V}_{DDO}, \text{1,2}</td>
<td>36</td>
<td>42</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LVCMS, 200 MHz, 2.5V \text{V}_{DDO}, \text{1,2}</td>
<td>27</td>
<td>32</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LVCMS, 200 MHz, 1.8V \text{V}_{DDO}, \text{1,2}</td>
<td>16</td>
<td>19</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>I\text{ddpd}</td>
<td>Core Power Down Current</td>
<td>SD asserted, \text{I}^2\text{C} Programming</td>
<td>10</td>
<td>14</td>
<td></td>
<td>mA</td>
</tr>
</tbody>
</table>

1. Single CMOS driver active.
2. Measured into a 5" 50 Ohm trace with 2 pF load.
3. I\text{ddcore} = I\text{ddA} + I\text{ddD}, no loads.
### Table 13: Electrical Characteristics – Differential Clock Input Parameters\(^1,2\) (Supply Voltage \(V_{DDA}, V_{DDD}, V_{DDO}=3.3V \pm 5\%, 2.5V \pm 5\%, 1.8V \pm 5\%, TA = -40^\circ C\) to \(+85^\circ C\))

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{IH})</td>
<td>Input HIGH Voltage – CLKIN, CLKINB</td>
<td>Single-ended input</td>
<td>0.55</td>
<td>1.7</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>(V_{IL})</td>
<td>Input LOW Voltage – CLKIN, CLKINB</td>
<td>Single-ended input</td>
<td>0.4</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>(V_{SWING})</td>
<td>Input Amplitude – CLKIN, CLKINB</td>
<td>Peak to Peak value, single-ended</td>
<td>200</td>
<td>1200</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>(dv/dt)</td>
<td>Input Slew Rate – CLKIN, CLKINB</td>
<td>Measured differentially</td>
<td>0.4</td>
<td>8</td>
<td></td>
<td>V/ns</td>
</tr>
<tr>
<td>(I_{IL})</td>
<td>Input Leakage Low Current</td>
<td>(V_{IN} = GND)</td>
<td>-5</td>
<td>5</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>(I_{IH})</td>
<td>Input Leakage High Current</td>
<td>(V_{IN} = 1.7V)</td>
<td>20</td>
<td></td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>(d\tau_{IN})</td>
<td>Input Duty Cycle</td>
<td>Measurement from differential waveform</td>
<td>45</td>
<td>55</td>
<td></td>
<td>%</td>
</tr>
</tbody>
</table>

1. Guaranteed by design and characterization, not 100% tested in production.
2. Slew rate measured through ±75mV window centered around differential zero.

### Table 14: DC Electrical Characteristics for 3.3V LVCMOS (\(V_{DDO} = 3.3V \pm 5\%, TA = -40^\circ C\) to \(+85^\circ C\))\(^1\)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{OH})</td>
<td>Output HIGH Voltage</td>
<td>(I_{OH} = -15mA)</td>
<td>2.4</td>
<td></td>
<td></td>
<td>(V_{DDO})</td>
</tr>
<tr>
<td>(V_{OL})</td>
<td>Output LOW Voltage</td>
<td>(I_{OL} = 15mA)</td>
<td>0.4</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>(I_{OZDD})</td>
<td>Output Leakage Current (OUT1–2)</td>
<td>Tri-state outputs, (V_{DDO} = 3.465V)</td>
<td>5</td>
<td></td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>(I_{OZDD})</td>
<td>Output Leakage Current (OUT0)</td>
<td>Tri-state outputs, (V_{DDO} = 3.465V)</td>
<td>30</td>
<td></td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>(V_{IH})</td>
<td>Input HIGH Voltage</td>
<td>Single-ended inputs - CLKSEL, SD/O</td>
<td>0.7x(V_{DDD})</td>
<td></td>
<td></td>
<td>(V_{DDD} + 0.3)</td>
</tr>
<tr>
<td>(V_{IL})</td>
<td>Input LOW Voltage</td>
<td>Single-ended inputs, CLKSEL, SD/OE</td>
<td>GND - 0.3</td>
<td></td>
<td></td>
<td>0.3x(V_{DDD})</td>
</tr>
<tr>
<td>(V_{IH})</td>
<td>Input HIGH Voltage</td>
<td>Single-ended input OUT0_SEL_I2CB</td>
<td>2</td>
<td></td>
<td></td>
<td>(V_{DDO} + 0.3)</td>
</tr>
<tr>
<td>(V_{IL})</td>
<td>Input LOW Voltage</td>
<td>Single-ended input OUT0_SEL_I2CB</td>
<td>GND - 0.3</td>
<td></td>
<td></td>
<td>0.4</td>
</tr>
<tr>
<td>(V_{IH})</td>
<td>Input HIGH Voltage</td>
<td>Single-ended input - XIN/REF</td>
<td>0.8</td>
<td></td>
<td></td>
<td>1.2</td>
</tr>
<tr>
<td>(V_{IL})</td>
<td>Input LOW Voltage</td>
<td>Single-ended input - XIN/REF</td>
<td>GND - 0.3</td>
<td></td>
<td></td>
<td>0.4</td>
</tr>
<tr>
<td>(TR/TF)</td>
<td>Input Rise/Fall Time</td>
<td>CLKSEL, SD/OE, SEL1/SDA, SEL0/SCL</td>
<td>300</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>

1. See “Recommended Operating Conditions” table.
### Table 15: DC Electrical Characteristics for 2.5V LVCMOS (V\(_{DDO}\) = 2.5V±5%, TA = -40°C to +85°C)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VOH</td>
<td>Output HIGH Voltage</td>
<td>I(_{OH}) = -12mA</td>
<td>0.7 (x) (V_{DDO})</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VOL</td>
<td>Output LOW Voltage</td>
<td>I(_{OL}) = 12mA</td>
<td>0.4</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>IOZDD</td>
<td>Output Leakage Current (OUT1~2)</td>
<td>Tri-state outputs, (V_{DDO}) = 3.465V</td>
<td>5</td>
<td></td>
<td></td>
<td>(\mu A)</td>
</tr>
<tr>
<td>IOZDD</td>
<td>Output Leakage Current (OUT0)</td>
<td>Tri-state outputs, (V_{DDO}) = 3.465V</td>
<td>30</td>
<td></td>
<td></td>
<td>(\mu A)</td>
</tr>
<tr>
<td>VIH</td>
<td>Input HIGH Voltage</td>
<td>Single-ended inputs - CLKSEL, SD/OE</td>
<td>0.7 (x) (V_{DDD})</td>
<td>(V_{DDD} + 0.3)</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VIL</td>
<td>Input LOW Voltage</td>
<td>Single-ended inputs, CLKSEL, SD/OE</td>
<td>GND - 0.3</td>
<td>0.3 (x) (V_{DDD})</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VIH</td>
<td>Input HIGH Voltage</td>
<td>Single-ended input OUT0_SEL_I2CB</td>
<td>1.7</td>
<td>(V_{DDO}0 + 0.3)</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VIL</td>
<td>Input LOW Voltage</td>
<td>Single-ended input OUT0_SEL_I2CB</td>
<td>GND - 0.3</td>
<td>0.4</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VIH</td>
<td>Input HIGH Voltage</td>
<td>Single-ended input - XIN/REF</td>
<td>0.8</td>
<td></td>
<td>1.2</td>
<td>V</td>
</tr>
<tr>
<td>VIL</td>
<td>Input LOW Voltage</td>
<td>Single-ended input - XIN/REF</td>
<td>GND - 0.3</td>
<td></td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>TR/TF</td>
<td>Input Rise/Fall Time</td>
<td>CLKSEL, SD/OE, SEL1/SDA, SEL0/SCL</td>
<td>300</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>

### Table 16: DC Electrical Characteristics for 1.8V LVCMOS (V\(_{DDO}\) = 1.8V±5%, TA = -40°C to +85°C)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VOH</td>
<td>Output HIGH Voltage</td>
<td>I(_{OH}) = -8mA</td>
<td>0.7 (x) (V_{DDO})</td>
<td>(V_{DDO})</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VOL</td>
<td>Output LOW Voltage</td>
<td>I(_{OL}) = 8mA</td>
<td>0.25 (x) (V_{DDO})</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>IOZDD</td>
<td>Output Leakage Current (OUT1~2)</td>
<td>Tri-state outputs, (V_{DDO}) = 3.465V</td>
<td>5</td>
<td></td>
<td></td>
<td>(\mu A)</td>
</tr>
<tr>
<td>IOZDD</td>
<td>Output Leakage Current (OUT0)</td>
<td>Tri-state outputs, (V_{DDO}) = 3.465V</td>
<td>30</td>
<td></td>
<td></td>
<td>(\mu A)</td>
</tr>
<tr>
<td>VIH</td>
<td>Input HIGH Voltage</td>
<td>Single-ended inputs - CLKSEL, SD/OE</td>
<td>0.7 (x) (V_{DDD})</td>
<td>(V_{DDD} + 0.3)</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VIL</td>
<td>Input LOW Voltage</td>
<td>Single-ended inputs, CLKSEL, SD/OE</td>
<td>GND - 0.3</td>
<td>0.3 (x) (V_{DDD})</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VIH</td>
<td>Input HIGH Voltage</td>
<td>Single-ended input OUT0_SEL_I2CB</td>
<td>0.65 (x) (V_{DDO}0)</td>
<td>(V_{DDO}0 + 0.3)</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VIL</td>
<td>Input LOW Voltage</td>
<td>Single-ended input OUT0_SEL_I2CB</td>
<td>GND - 0.3</td>
<td>0.4</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VIH</td>
<td>Input HIGH Voltage</td>
<td>Single-ended input - XIN/REF</td>
<td>0.8</td>
<td></td>
<td>1.2</td>
<td>V</td>
</tr>
<tr>
<td>VIL</td>
<td>Input LOW Voltage</td>
<td>Single-ended input - XIN/REF</td>
<td>GND - 0.3</td>
<td></td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>TR/TF</td>
<td>Input Rise/Fall Time</td>
<td>CLKSEL, SD/OE, SEL1/SDA, SEL0/SCL</td>
<td>300</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>
Table 17: AC Timing Electrical Characteristics

(VDDO = 3.3V±5% or 2.5V±5% or 1.8V ±5%, TA = -40°C to +85°C)
(Spread Spectrum Generation = OFF)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>f\textsubscript{IN} &amp; 1</td>
<td>Input Frequency</td>
<td>Input frequency limit (XIN)</td>
<td>8</td>
<td>40</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Input frequency limit (REF)</td>
<td>1</td>
<td>200</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Input frequency limit (CLKIN, CLKINB)</td>
<td>1</td>
<td>200</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>f\textsubscript{OUT}</td>
<td>Output Frequency</td>
<td>Single ended clock output limit (LVCMOS)</td>
<td>1</td>
<td>200</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>f\textsubscript{VCO}</td>
<td>VCO Frequency</td>
<td>VCO operating frequency range</td>
<td>2600</td>
<td>2900</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>f\textsubscript{PFD}</td>
<td>PFD Frequency</td>
<td>PFD operating frequency range</td>
<td>1\textsuperscript{1}</td>
<td>150</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>f\textsubscript{BW}</td>
<td>Loop Bandwidth</td>
<td>Input frequency = 25MHz</td>
<td>0.06</td>
<td>0.9</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>t\textsubscript{2}</td>
<td>Input Duty Cycle</td>
<td>Duty Cycle</td>
<td>45</td>
<td>50</td>
<td>55</td>
<td>%</td>
</tr>
<tr>
<td>t\textsubscript{3} &amp; 5</td>
<td>Output Duty Cycle</td>
<td>Measured at VDD/2, all outputs except Reference output OUT0, VDDOX= 2.5V or 3.3V</td>
<td>45</td>
<td>50</td>
<td>55</td>
<td>%</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Measured at VDD/2, all outputs except Reference output OUT0, VDDOX=1.8V</td>
<td>40</td>
<td>50</td>
<td>60</td>
<td>%</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Measured at VDD/2, Reference output OUT0 (5MHz - 120MHz) with 50% duty cycle input</td>
<td>40</td>
<td>50</td>
<td>60</td>
<td>%</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Measured at VDD/2, Reference output OUT0 (150.1MHz - 200MHz) with 50% duty cycle input</td>
<td>30</td>
<td>50</td>
<td>70</td>
<td>%</td>
</tr>
<tr>
<td>t\textsubscript{4} &amp; 2</td>
<td>Slew Rate, SLEW[1:0] = 00</td>
<td>Single-ended 3.3V LVCMOS output clock rise and fall time, 20% to 80% of VDDO (Output Load = 5 pF) VDDOX=3.3V</td>
<td>1.0</td>
<td>2.2</td>
<td></td>
<td>V/ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Slew Rate, SLEW[1:0] = 01</td>
<td>1.2</td>
<td>2.3</td>
<td></td>
<td>V/ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Slew Rate, SLEW[1:0] = 10</td>
<td>1.3</td>
<td>2.4</td>
<td></td>
<td>V/ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Slew Rate, SLEW[1:0] = 11</td>
<td>1.7</td>
<td>2.7</td>
<td></td>
<td>V/ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Slew Rate, SLEW[1:0] = 00</td>
<td>0.6</td>
<td>0.3</td>
<td></td>
<td>V/ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Slew Rate, SLEW[1:0] = 01</td>
<td>0.7</td>
<td>1.4</td>
<td></td>
<td>V/ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Slew Rate, SLEW[1:0] = 10</td>
<td>0.6</td>
<td>1.4</td>
<td></td>
<td>V/ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Slew Rate, SLEW[1:0] = 11</td>
<td>1.0</td>
<td>1.7</td>
<td></td>
<td>V/ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Slew Rate, SLEW[1:0] = 00</td>
<td>0.3</td>
<td>0.7</td>
<td></td>
<td>V/ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Slew Rate, SLEW[1:0] = 01</td>
<td>0.4</td>
<td>0.8</td>
<td></td>
<td>V/ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Slew Rate, SLEW[1:0] = 10</td>
<td>0.4</td>
<td>0.9</td>
<td></td>
<td>V/ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Slew Rate, SLEW[1:0] = 11</td>
<td>0.7</td>
<td>1.2</td>
<td></td>
<td>V/ns</td>
</tr>
</tbody>
</table>
Table 18: Spread Spectrum Generation Specifications

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Description</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>t6</td>
<td>Cycle-to-Cycle Jitter</td>
<td>Cycle-to-Cycle jitter (Peak-to-Peak), multiple output frequencies switching, LVCMOS outputs (1.8 to 3.3V nominal output voltage)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>OUT0=25MHz</td>
<td>74</td>
<td></td>
<td></td>
<td>ps</td>
</tr>
<tr>
<td></td>
<td></td>
<td>OUT1=100MHz</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>OUT2=125MHz</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>OUT3=156.25MHz</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>RMS Phase Jitter</td>
<td>RMS Phase Jitter (12kHz to 5MHz integration range) reference clock (OUT0), 25 MHz LVCMOS outputs (1.8 to 3.3V nominal output voltage).</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>OUT0=25MHz</td>
<td>0.5</td>
<td></td>
<td></td>
<td>ps</td>
</tr>
<tr>
<td></td>
<td></td>
<td>OUT1=100MHz</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>OUT2=125MHz</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>OUT3=156.25MHz</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>t7</td>
<td>Skew</td>
<td>Skew between the same frequencies, with outputs using the same driver format and phase delay set to 0ns.</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>75</td>
<td></td>
<td></td>
<td>ps</td>
</tr>
<tr>
<td>t8</td>
<td>Startup Time</td>
<td>PLL lock time from power-up, measured after all VDD's have raised above 90% of their target value.</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>10</td>
<td></td>
<td>ms</td>
</tr>
<tr>
<td>t9</td>
<td>Startup Time</td>
<td>PLL lock time from shutdown mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>3</td>
<td>4</td>
<td></td>
<td>ms</td>
</tr>
</tbody>
</table>

1. Practical lower frequency is determined by loop filter settings.
2. A slew rate of 2.75V/ns or greater should be selected for output frequencies of 100MHz or higher.
3. Includes loading the configuration bits from memory to PLL registers. It does not include memory programming/write time.
4. Actual PLL lock time depends on the loop configuration.
Test Circuits and Loads

![Test Circuits and Loads](image)

**Typical Phase Noise at 100MHz (3.3V, 25°C)**

![Typical Phase Noise at 100MHz](image)

**NOTE**: All outputs operational at 100MHz, Phase Noise Plot with Spurs On.
Use internal crystal load capacitors

Place near I2C controller if used

NOTE: FERRITE BEAD FB1 =

Layout notes:
1. Separate Xout and Xin traces by 3 x the trace width.
2. Do not share crystal load capacitor ground via with other components.
3. Route power from bead through bulk capacitor pad then through 0.1uF capacitor pad then to clock chip Vdd pad.
4. Do not share ground vias. One ground pin one ground via.

Integrated Device Technology
San Jose, CA

Revision history
0.1 9/19/2014 First publication

Integrated Device Technology
San Jose, CA

Size: Document Number: Rev:
A 5P49V5927A_SCH 0.1

Date: Friday, September 19, 2014 Sheet: 1 of 1

Not Applicable
Overdriving the XIN/REF Interface

LVCMOS Driver

The XIN/REF input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The XOUT pin can be left floating. The amplitude of the input signal should be between 500mV and 1.2V and the slew rate should not be less than 0.2V/ns. Figure General Diagram for LVCMOS Driver to XTAL Input Interface shows an example of the interface diagram for a LVCMOS driver.

This configuration has three properties; the total output impedance of Ro and Rs matches the 50 ohm transmission line impedance, the Vrx voltage is generated at the CLKIN inputs which maintains the LVCMOS driver voltage level across the transmission line for best S/N and the R1-R2 voltage divider values ensure that the clock level at XIN is less than the maximum value of 1.2V.

General Diagram for LVCMOS Driver to XTAL Input Interface

Table 19 Nominal Voltage Divider Values vs LVCMOS VDD for XIN shows resistor values that ensure the maximum drive level for the XIN/REF port is not exceeded for all combinations of 5% tolerance on the driver VDD, the VersaClock VDDA and 5% resistor tolerances. The values of the resistors can be adjusted to reduce the loading for slower and weaker LVCMOS driver by increasing the voltage divider attenuation as long as the minimum drive level is maintained over all tolerances. To assist this assessment, the total load on the driver is included in the table.

Table 19: Nominal Voltage Divider Values vs LVCMOS VDD for XIN

<table>
<thead>
<tr>
<th>LVCMOS Driver VDD</th>
<th>Ro+Rs</th>
<th>R1</th>
<th>R2</th>
<th>V_XIN (peak)</th>
<th>Ro+Rs+R1+R2</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.3</td>
<td>50.0</td>
<td>130</td>
<td>75</td>
<td>0.97</td>
<td>255</td>
</tr>
<tr>
<td>2.5</td>
<td>50.0</td>
<td>100</td>
<td>100</td>
<td>1.00</td>
<td>250</td>
</tr>
<tr>
<td>1.8</td>
<td>50.0</td>
<td>62</td>
<td>130</td>
<td>0.97</td>
<td>242</td>
</tr>
</tbody>
</table>
Wiring the Differential Input to Accept Single-Ended Levels

Figure Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels shows how a differential input can be wired to accept single ended levels. This configuration has three properties; the total output impedance of Ro and Rs matches the 50 ohm transmission line impedance, the Vrx voltage is generated at the CLKin inputs which maintains the LVCMOS driver voltage level across the transmission line for best S/N and the R1-R2 voltage divider values ensure that Vrx p-p at CLKin is less than the maximum value of 1.2V.

Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels

Table 20 Nominal Voltage Divider Values vs Driver VDD shows resistor values that ensure the maximum drive level for the CLKin port is not exceeded for all combinations of 5% tolerance on the driver VDD, the VersaClock Vddo_0 and 5% resistor tolerances. The values of the resistors can be adjusted to reduce the loading for slower and weaker LVCMOS driver by increasing the impedance of the R1-R2 divider. To assist this assessment, the total load on the driver is included in the table.

<table>
<thead>
<tr>
<th>LVCMOS Driver VDD</th>
<th>Ro+Rs</th>
<th>R1</th>
<th>R2</th>
<th>Vrx (peak)</th>
<th>Ro+Rs+R1+R2</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.3</td>
<td>50.0</td>
<td>130</td>
<td>75</td>
<td>0.97</td>
<td>255</td>
</tr>
<tr>
<td>2.5</td>
<td>50.0</td>
<td>100</td>
<td>100</td>
<td>1.00</td>
<td>250</td>
</tr>
<tr>
<td>1.8</td>
<td>50.0</td>
<td>62</td>
<td>130</td>
<td>0.97</td>
<td>242</td>
</tr>
</tbody>
</table>

HCSL Differential Clock Input Interface

CLKin/CLKinB will accept DC coupled HCSL signals.

CLKIN, CLKinB Input Driven by an HCSL Driver
3.3V Differential LVPECL Clock Input Interface

The logic levels of 3.3V LVPECL and LVDS can exceed VIH max for the CLKIN/B pins. Therefore the LVPECL levels must be AC coupled to the VersaClock differential input and the DC bias restored with external voltage dividers. A single table of bias resistor values is provided below for both for 3.3V LVPECL and LVDS. Vbias can be VDD, VDDOX or any other available voltage at the VersaClock receiver that is most conveniently accessible in layout.

**Table 21: Bias Resistors for 3.3V LVPECL and LVDS Drive to CLKIN/B**

<table>
<thead>
<tr>
<th>Vbias (V)</th>
<th>Rpu1/2 (kohm)</th>
<th>CLKIN/B Bias Voltage (V)</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.3</td>
<td>22</td>
<td>0.58</td>
</tr>
<tr>
<td>2.5</td>
<td>15</td>
<td>0.60</td>
</tr>
<tr>
<td>1.8</td>
<td>10</td>
<td>0.58</td>
</tr>
</tbody>
</table>
2.5V Differential LVPECL Clock Input Interface

The maximum DC 2.5V LVPECL voltage meets the VIH max CLKIN requirement. Therefore, 2.5V LVPECL can be connected directly to the CLKIN terminals without AC coupling.

CLKIN, CLKINB Input Driven by a 2.5V LVPECL Driver
Package Outline Drawings

The package outline drawings are appended at the end of this document and are accessible from the link below. The package information is the most current data available.

www.idt.com/document/psc/24-vfqfpn-package-outline-drawing-40-x-40-x-09-mm-body-05mm-pitch-epad-280-x-280-mm-nlg24p2

Marking Diagram

1. Line 1 is the truncated part number.
2. “ddd” denotes dash code.
3. “YWW” is the last digit of the year and week that the part was assembled.
4. “***” denotes lot number.
5. “$” denotes mark code.

Ordering Information

<table>
<thead>
<tr>
<th>Part / Order Number</th>
<th>Shipping Packaging</th>
<th>Package</th>
<th>Temperature</th>
</tr>
</thead>
<tbody>
<tr>
<td>5P49V5927BdddNLGI</td>
<td>Tubes</td>
<td>24-pin VFQFPN</td>
<td>-40° to +85°C</td>
</tr>
<tr>
<td>5P49V5927BdddNLGI8</td>
<td>Tape and Reel</td>
<td>24-pin VFQFPN</td>
<td>-40° to +85°C</td>
</tr>
</tbody>
</table>

“G” after the two-letter package code denotes Pb-Free configuration, RoHS compliant.

Revision History

<table>
<thead>
<tr>
<th>Date</th>
<th>Description of Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>February 21, 2019</td>
<td>Updated Package Outline Drawings section with dynamic link and text.</td>
</tr>
<tr>
<td>March 3, 2017</td>
<td>Updated POD drawings and legal disclaimer</td>
</tr>
<tr>
<td>February 24, 2017</td>
<td>1. Added “Output Alignment” section.</td>
</tr>
<tr>
<td></td>
<td>2. Updated “Output Divides” section.)</td>
</tr>
</tbody>
</table>
NOTES:
2. ALL DIMENSIONS ARE IN MILLIMETERS.
NOTES:
1. ALL DIMENSIONS ARE IN MM. ANGLES IN DEGREES.
2. TOP DOWN VIEW, AS VIEWED ON PCB.
3. LAND PATTERN RECOMMENDATION PER IPC-7351B, GENERIC REQUIREMENT
   FOR SURFACE MOUNT DESIGN AND LAND PATTERN.

Package Revision History

<table>
<thead>
<tr>
<th>Date Created</th>
<th>Rev No.</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Nov 2, 2018</td>
<td>Rev 02</td>
<td>New Format, Recalculate Land Pattern</td>
</tr>
<tr>
<td>Oct 12, 2016</td>
<td>Rev 01</td>
<td>Add Chamfer</td>
</tr>
</tbody>
</table>
Notice

1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.

2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.

3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.

4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.

5. Renesas Electronics products are classified according to the following two quality grades. "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

   *Standard*: Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

   *High Quality*: Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.

7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.

8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.

9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.

10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.

11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.

12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.

(Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.

(Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Corporate Headquarters
TOYOSU FORESTIA, 3-2-24 Toyosu,
Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

Contact Information
For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:
www.renesas.com/contact

Trademarks
Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

© 2019 Renesas Electronics Corporation. All rights reserved.