FEATURES:
- The IDT72V81 is equivalent to two IDT72V01 - 512 x 9 FIFOs
- The IDT72V82 is equivalent to two IDT72V02 - 1,024 x 9 FIFOs
- The IDT72V83 is equivalent to two IDT72V03 - 2,048 x 9 FIFOs
- The IDT72V84 is equivalent to two IDT72V04 - 4,096 x 9 FIFOs
- The IDT72V85 is equivalent to two IDT72V05 - 8,192 x 9 FIFOs
- Low power consumption
  - Active: 330 mW (max.)
  - Power-down: 18 mW (max.)
- Ultra high speed—15 ns access time
- Asynchronous and simultaneous read and write
- Offers optimal combination of data capacity, small footprint and functional flexibility
- Ideal for bidirectional, width expansion, depth expansion, bus-matching, and data sorting applications
- Status Flags: Empty, Half-Full, Full
- Auto-retransmit capability
- High-performance CMOS™ technology
- Space-saving TSSOP package
- Industrial temperature range (–40°C to +85°C) is available
- Green parts available, see ordering information

DESCRIPTION:
The IDT72V81/72V82/72V83/72V84/72V85 are dual-FIFO memories that load and empty data on a first-in/first-out basis. These devices are functional and compatible to two IDT72V01/72V02/72V03/72V04/72V05 FIFOs in a single package with all associated control, data, and flag lines assigned to separate pins. The devices use Full and Empty flags to prevent data overflow and underflow and expansion logic to allow for unlimited expansion capability in both word size and depth.

The reads and writes are internally sequential through the use of ring pointers, with no address information required to load and unload data. Data is toggled in and out of the devices through the use of the Write (W) and Read (R) pins.

The devices utilize a 9-bit wide data array to allow for control and parity bits at the user's option. This feature is especially useful in data communications applications where it is necessary to use a parity bit for transmission/reception error checking. It also features a Retransmit (RT) capability that allows for reset of the read pointer to its initial position when RT is pulsed low to allow for retransmission from the beginning of data. A Half-Full Flag is available in the single device mode and width expansion modes.

These FIFOs are fabricated using high-speed CMOS technology. They are designed for those applications requiring asynchronous and simultaneous read/writes in multiprocessing and rate buffer applications.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES

IDT72V81/72V82/72V83/72V84/72V85 3.3V CMOS DUAL ASYNCHRONOUS FIFO

PIN CONFIGURATION

TSSOP (SO56-2, order code: PA) TOP VIEW

DC ELECTRICAL CHARACTERISTICS(1)
(Commercial: VCC = 3.3V±0.3V, TA = 0°C to +70°C; Industrial: VCC = 3.3V±0.3V, TA = -40°C to +85°C)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Commercial</th>
<th>Industrial</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>TA = 15, 20 ns</td>
<td>TA = 20 ns</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Min.</td>
<td>Max.</td>
<td>Min.</td>
</tr>
<tr>
<td>lIL(1)</td>
<td>Input Leakage Current (Any Input)</td>
<td>-1</td>
<td>1</td>
</tr>
<tr>
<td>lIO(2)</td>
<td>Output Leakage Current</td>
<td>-10</td>
<td>10</td>
</tr>
<tr>
<td>VOH</td>
<td>Output Logic “1” Voltage</td>
<td>-2mA</td>
<td>2.4</td>
</tr>
<tr>
<td>VOL</td>
<td>Output Logic “0” Voltage</td>
<td>8mA</td>
<td>0.4</td>
</tr>
<tr>
<td>ICC1(3,4)</td>
<td>Active Power Supply Current (both FIFOs)</td>
<td>120</td>
<td>5</td>
</tr>
<tr>
<td>ICC2(3,5)</td>
<td>Standby Current (R=W=RS=FL/RT=Vin)</td>
<td>5</td>
<td></td>
</tr>
</tbody>
</table>

NOTES:
1. Measurements with 0.4 ≤ Vin ≤ Vcc.
2. R ≥ VIL, 0.4 ≤ Vout ≤ Vcc.
3. Tested with outputs open (Iout = 0).
4. Tested at f = 20 MHz.
5. All inputs = Vcc - 0.2V or GND + 0.2V.

AC TEST CONDITIONS

Input Pulse Levels | GND to 3.0V
Input Rise/Fall Times | 5ns
Input Timing Reference Levels | 1.5V
Output Reference Levels | 1.5V
Output Load | See Figure 1

NOTE:
1. For RT/RS/XI input, Vin = 2.6V (commercial and industrial).
2. 1.5V undershoots are allowed for 10ns once per cycle.

RECOMMENDED DC OPERATING CONDITIONS

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Commercial</th>
<th>Industrial</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Condition</td>
<td>Min.</td>
<td>Typ.</td>
</tr>
<tr>
<td>VCC</td>
<td>Supply Voltage</td>
<td>3.0</td>
<td>3.3</td>
</tr>
<tr>
<td>GND</td>
<td>Supply Voltage</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>VIH(1)</td>
<td>Input High Voltage</td>
<td>2.0</td>
<td>—</td>
</tr>
<tr>
<td>VIL(2)</td>
<td>Input Low Voltage</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>TA</td>
<td>Operating Temperature Commercial</td>
<td>0</td>
<td>—</td>
</tr>
<tr>
<td>TA</td>
<td>Operating Temperature Industrial</td>
<td>-40</td>
<td>—</td>
</tr>
</tbody>
</table>

NOTES:
1. For RT/RS/XI input, Vin = 2.6V (commercial and industrial).
2. 1.5V undershoots are allowed for 10ns once per cycle.

CAPACITANCE (Ta = +25°C, f = 1.0 MHz)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>CIN</td>
<td>Input Capacitance</td>
<td>Vin = 0V</td>
<td>8</td>
<td>pF</td>
</tr>
<tr>
<td>COUT</td>
<td>Output Capacitance</td>
<td>Vout = 0V</td>
<td>8</td>
<td>pF</td>
</tr>
</tbody>
</table>

NOTE:
1. Characterized values, not currently tested.

ABSOLUTE MAXIMUM RATINGS

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Rating</th>
<th>Com’l &amp; Ind’l</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VTERM</td>
<td>Terminal Voltage with Respect to GND</td>
<td>-0.5 to +7.0</td>
<td>V</td>
</tr>
<tr>
<td>TSTG</td>
<td>Storage Temperature</td>
<td>-55 to +125</td>
<td>°C</td>
</tr>
<tr>
<td>IOUT</td>
<td>DC Output Current</td>
<td>-50 to +50</td>
<td>mA</td>
</tr>
</tbody>
</table>

NOTE:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
### AC ELECTRICAL CHARACTERISTICS

(Commercial: Vcc = 3.3V±0.3V, TA = 0°C to +70°C; Industrial: Vcc = 3.3V±0.3V, TA = -40°C to +85°C)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Commercial</th>
<th>Commercial &amp; Industrial</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>IDT72V81L15</td>
<td>IDT72V81L20</td>
</tr>
<tr>
<td></td>
<td></td>
<td>IDT72V82L15</td>
<td>IDT72V82L20</td>
</tr>
<tr>
<td></td>
<td></td>
<td>IDT72V83L15</td>
<td>IDT72V83L20</td>
</tr>
<tr>
<td></td>
<td></td>
<td>IDT72V84L15</td>
<td>IDT72V84L20</td>
</tr>
<tr>
<td></td>
<td></td>
<td>IDT72V85L15</td>
<td>IDT72V85L20</td>
</tr>
<tr>
<td></td>
<td>Min.</td>
<td>Max.</td>
<td>Min.</td>
</tr>
<tr>
<td>tS</td>
<td>—</td>
<td>40</td>
<td>—</td>
</tr>
<tr>
<td>tRC</td>
<td>25</td>
<td>—</td>
<td>30</td>
</tr>
<tr>
<td>tA</td>
<td>10</td>
<td>—</td>
<td>20</td>
</tr>
<tr>
<td>tRR</td>
<td>15</td>
<td>—</td>
<td>20</td>
</tr>
<tr>
<td>tFW</td>
<td>5</td>
<td>—</td>
<td>5</td>
</tr>
<tr>
<td>tPL</td>
<td>3</td>
<td>—</td>
<td>3</td>
</tr>
<tr>
<td>tPH</td>
<td>5</td>
<td>—</td>
<td>5</td>
</tr>
<tr>
<td>tPHZ</td>
<td>—</td>
<td>15</td>
<td>—</td>
</tr>
<tr>
<td>tWC</td>
<td>25</td>
<td>—</td>
<td>30</td>
</tr>
<tr>
<td>tNPW</td>
<td>15</td>
<td>—</td>
<td>20</td>
</tr>
<tr>
<td>tMR</td>
<td>10</td>
<td>—</td>
<td>10</td>
</tr>
<tr>
<td>tDS</td>
<td>11</td>
<td>—</td>
<td>12</td>
</tr>
<tr>
<td>tDH</td>
<td>0</td>
<td>—</td>
<td>0</td>
</tr>
<tr>
<td>tNSC</td>
<td>—</td>
<td>25</td>
<td>—</td>
</tr>
<tr>
<td>tNSR</td>
<td>—</td>
<td>15</td>
<td>—</td>
</tr>
<tr>
<td>tRSC</td>
<td>—</td>
<td>25</td>
<td>—</td>
</tr>
<tr>
<td>tRSS</td>
<td>—</td>
<td>15</td>
<td>—</td>
</tr>
<tr>
<td>tRTR</td>
<td>—</td>
<td>15</td>
<td>—</td>
</tr>
<tr>
<td>tEFL</td>
<td>—</td>
<td>25</td>
<td>—</td>
</tr>
<tr>
<td>tHFH,FFH</td>
<td>—</td>
<td>25</td>
<td>—</td>
</tr>
<tr>
<td>tRTF</td>
<td>—</td>
<td>25</td>
<td>—</td>
</tr>
<tr>
<td>tHEF</td>
<td>—</td>
<td>15</td>
<td>—</td>
</tr>
<tr>
<td>tHFF</td>
<td>—</td>
<td>15</td>
<td>—</td>
</tr>
<tr>
<td>tPE</td>
<td>—</td>
<td>15</td>
<td>—</td>
</tr>
<tr>
<td>tWFF</td>
<td>—</td>
<td>15</td>
<td>—</td>
</tr>
<tr>
<td>tWFH</td>
<td>—</td>
<td>15</td>
<td>—</td>
</tr>
<tr>
<td>tWPF</td>
<td>—</td>
<td>15</td>
<td>—</td>
</tr>
<tr>
<td>tXOL</td>
<td>—</td>
<td>15</td>
<td>—</td>
</tr>
<tr>
<td>tXOH</td>
<td>—</td>
<td>15</td>
<td>—</td>
</tr>
<tr>
<td>tXI</td>
<td>—</td>
<td>15</td>
<td>—</td>
</tr>
<tr>
<td>tXIR</td>
<td>—</td>
<td>15</td>
<td>—</td>
</tr>
<tr>
<td>tXIS</td>
<td>—</td>
<td>15</td>
<td>—</td>
</tr>
</tbody>
</table>

**NOTES:**
1. Timings referenced as in AC Test Conditions.
2. Pulse widths less than minimum value are not allowed.
3. Values guaranteed by design, not currently tested.
4. Only applies to read data flow-through mode.
SIGNAL DESCRIPTIONS

INPUTS:

DATA IN (D0 – D8)
Data inputs for 9-bit wide data.

CONTROLS:

RESET (RS)
Reset is accomplished whenever the Reset (RS) input is taken to a low state. During reset, both internal read and write pointers are set to the first location. A reset is required after power up before a write operation can take place. Both the Read Enable (R) and Write Enable (W) inputs must be in the high state during the window shown in Figure 2, (i.e., tSS before the rising edge of RS) and should not change until tRS after the rising edge of RS. Half-Full Flag (HF) will be reset to high after Reset (RS).

WRITE ENABLE (W)
A write cycle is initiated on the falling edge of this input if the Full Flag (FF) is not set. Data set-up and hold times must be adhered to with respect to the rising edge of the Write Enable (W). Data is stored in the RAM array sequentially and independently of any on-going read operation.

After half of the memory is filled and at the falling edge of the next write operation, the Half-Full Flag (HF) will be set to low and will remain set until the difference between the write pointer and read pointer is less than or equal to one half of the total memory of the device. The Half-Full Flag (HF) is then reset by the rising edge of the read operation.

To prevent data overflow, the Full Flag (FF) will go low, inhibiting further write operations. Upon the completion of a valid read operation, the Full Flag (FF) will go high after tWF, allowing a valid write to begin. When the FIFO is full, the internal write pointer is blocked from W, so external changes in W will not affect the FIFO when it is full.

READ ENABLE (R)
A read cycle is initiated on the falling edge of the Read Enable (R) provided the Empty Flag (EF) is not set. The data is accessed on a First-In/First-Out basis, independent of any ongoing write operations. After Read Enable (R) goes high, the Data Outputs (Q0 – Q8) will return to a high impedance condition until the next Read operation. When all data has been read from the FIFO, the Empty Flag (EF) will go low, allowing the “final” read cycle but inhibiting further read operations with the data outputs remaining in a high impedance state. Once a valid write operation has been accomplished, the Empty Flag (EF) will go high after tWEF and a valid Read can then begin. When the FIFO is empty, the internal read pointer is blocked from R, so external changes in R will not affect the FIFO when it is empty.

FIRST LOAD/RETRANSMIT (FL/RT)
This is a dual-purpose input. In the Depth Expansion Mode, this pin is grounded to indicate that it is the first loaded (see Operating Modes). In the Single Device Mode, this pin acts as the retransmit input. The Single Device Mode is initiated by grounding the Expansion In (XI).

The IDT72V81/72V82/72V83/72V84/72V85 can be made to retransmit data when the Retransmit Enable control (RT) input is pulsed low. A retransmit operation will set the internal read pointer to the first location and will not affect the write pointer. Read Enable (R) and Write Enable (W) must be in the high state during retransmit for the IDT72V81/72V82/72V83/72V84/72V85 respectively. This feature is useful when less than 512/1,024/2,048/4,096/8,192 writes are performed between resets. The retransmit feature is not compatible with the Depth Expansion Mode and will affect the Half-Full Flag (HF), depending on the relative locations of the read and write pointers.

EXPANSION IN (XI)
This input is a dual-purpose pin. Expansion In (XI) is grounded to indicate an operation in the single device mode. Expansion In (XI) is connected to Expansion Out (XO) of the previous device in the Depth Expansion or Daisy Chain Mode.

OUTPUTS:

FULL FLAG (FF)
The Full Flag (FF) will go low, inhibiting further write operation, when the write pointer is one location less than the read pointer, indicating that the device is full. If the read pointer is not moved after Reset (RS), the Full-Flag (FF) will go low after 512 writes for the IDT72V81, 1,024 writes for the IDT72V82, 2,048 writes for the IDT72V83, 4,096 writes for the IDT72V84 and 8,192 writes for the IDT72V85.

EMPTY FLAG (EF)
The Empty Flag (EF) will go low, inhibiting further read operations, when the read pointer is equal to the write pointer, indicating that the device is empty.

EXPANSION OUT/HALF-FULL FLAG (XO/HF)
This is a dual-purpose output. In the single device mode, when Expansion In (XI) is grounded, this output acts as an indication of a half-full memory. After half of the memory is filled and at the falling edge of the next write operation, the Half-Full Flag (HF) will be set low and will remain set until the difference between the write pointer and read pointer is less than or equal to one half of the total memory of the device. The Half-Full Flag (HF) is then reset by using rising edge of the read operation.

In the Depth Expansion Mode, Expansion In (XI) is connected to Expansion Out (XO) of the previous device in the Daisy Chain by providing a pulse to the next device when the previous device reaches the last location of memory.

DATA OUTPUTS (Q0 – Q8)
Data outputs for 9-bit wide data. This data is in a high impedance condition whenever Read (R) is in a high state.

© 2019 Renesas Electronics Corporation
**NOTES:**
1. EF, FF, HF may change status during Reset, but flags will be valid at \( t_{RSC} \).
2. \( W \) and \( R = V_{IH} \) around the rising edge of RS.

---

**Figure 2. Reset**

---

**Figure 3. Asynchronous Write and Read Operation**

---

**Figure 4. Full Flag From Last Write to First Read**
Figure 5. Empty Flag From Last Read to First Write

Figure 6. Retransmit

Figure 7. Minimum Timing for an Empty Flag Coincident Read Pulse

Figure 8. Minimum Timing for a Full Flag Coincident Write Pulse
OPERATING MODES:

Care must be taken to assure that the appropriate flag is monitored by each system (i.e. FF is monitored on the device where W is used; EF is monitored on the device where R is used).

**Single Device Mode**

A single IDT72V81/72V82/72V83/72V84/72V85 may be used when the application requirements are for 512/1,024/2,048/4,096/8,192 words or less. These FIFOs are in a Single Device Configuration when the Expansion In (XI) control input is grounded (see Figure 12).

**Depth Expansion**

These devices can easily be adapted to applications when the requirements are for greater than 512/1,024/2,048/4,096/8,192 words. Figure 14 demonstrates a four-FIFO Depth Expansion using two IDT72V81/72V82/72V83/72V84/72V85s. Any depth can be attained by adding additional IDT72V81/72V82/72V83/72V84/72V85s. These FIFOs operate in the Depth Expansion mode when the following conditions are met:

1. The first FIFO must be designated by grounding the First Load (FL) control input.
2. All other FIFOs must have FL in the high state.
3. The Expansion Out (XO) pin of each device must be tied to the Expansion In (XI) pin of the next device. See Figure 14.
4. External logic is needed to generate a composite Full Flag (FF) and Empty Flag (EF). This requires the ORing of all EFs and ORing of all FFs (i.e. all must be set to generate the correct composite FF or EF). See Figure 14.
5. The Retransmit (RT) function and Half-Full Flag (HF) are not available in the Depth Expansion Mode.
**USAGE MODES:**

**Width Expansion**

Word width may be increased simply by connecting the corresponding input control signals of multiple FIFOs. Status flags (EF, FF and HF) can be detected from any one FIFO. Figure 13 demonstrates an 18-bit word width by using the two FIFOs contained in the IDT72V81/72V82/72V83/72V84/72V85s. Any word width can be attained by adding FIFOs (Figure 13).

**Bidirectional Operation**

Applications which require data buffering between two systems (each system capable of Read and Write operations) can be achieved by pairing IDT72V81/72V82/72V83/72V84/72V85s as shown in Figure 16. Both Depth Expansion and Width Expansion may be used in this mode.

**Data Flow-Through**

Two types of flow-through modes are permitted, a read flow-through and write flow-through mode. For the read flow-through mode (Figure 17), the FIFO permits a reading of a single word after writing one word of data into an empty FIFO. The data is enabled on the bus in \((t_{WE} + t_A)\) ns after the rising edge of \(W\), called the first write edge, and it remains on the bus until the R line is raised from low-to-high, after which the bus would go into a three-state mode after \(t_{RHZ}\) ns. The EF line would have a pulse showing temporary deassertion and then would be asserted.

In the write flow-through mode (Figure 18), the FIFO permits the writing of a single word of data immediately after reading one word of data from a full FIFO. The R line causes the FF to be deasserted but the W line being low causes it to be asserted again in anticipation of a new data word. On the rising edge of \(W\), the new word is loaded in the FIFO. The W line must be toggled when FF is not asserted to write new data in the FIFO and to increment the write pointer.

**Compound Expansion**

The two expansion techniques described above can be applied together in a straightforward manner to achieve large FIFO arrays (see Figure 15).
TABLE I—RESET AND RETRANSMIT

Single Device Configuration/Width Expansion Mode

<table>
<thead>
<tr>
<th>Mode</th>
<th>Inputs</th>
<th>Internal Status</th>
<th>Outputs</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>RS</td>
<td>RT</td>
<td>XI</td>
</tr>
<tr>
<td>Reset First Device</td>
<td>0</td>
<td>X</td>
<td>0</td>
</tr>
<tr>
<td>Reset All Other Devices</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>Read/Write</td>
<td>1</td>
<td>X</td>
<td>0</td>
</tr>
</tbody>
</table>

NOTE:
1. Pointer will increment if flag is High.

TABLE II—RESET AND FIRST LOAD TRUTH TABLE

Depth Expansion/Compound Expansion Mode

<table>
<thead>
<tr>
<th>Mode</th>
<th>Inputs</th>
<th>Internal Status</th>
<th>Outputs</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>RS</td>
<td>FL</td>
<td>XI</td>
</tr>
<tr>
<td>Reset First Device</td>
<td>0</td>
<td>0</td>
<td>(1)</td>
</tr>
<tr>
<td>Reset All Other Devices</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>Read/Write</td>
<td>1</td>
<td>X</td>
<td>(1)</td>
</tr>
</tbody>
</table>

NOTE:
1. XI is connected to XO of previous device. See Figure 14. RS = Reset Input, FL/RT = First Load/Retransmit, EF = Empty Flag Output, FF = Full Flag Output, XI = Expansion Input, HF = Half-Full Flag Output.

Figure 14. Block Diagram of 2,048 x 9, 4,096 x 9, 8,192 x 9, 16,384 x 9 and 32,768 x 9 FIFO Memory (Depth Expansion)
IDT72V81/72V82/72V83/72V84/72V85 3.3V CMOS DUAL ASYNCHRONOUS FIFO

COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES

NOTES:
1. For depth expansion block see section on Depth Expansion and Figure 14.
2. For flag detection see section on Width Expansion and Figure 13.

Figure 15. Compound FIFO Expansion

Figure 16. Bidirectional FIFO Mode

Figure 17. Read Data Flow-Through Mode
Figure 18. Write Data Flow-Through Mode
ORDERING INFORMATION

Device Type XXX Speed Package

Process/ Temperature Range

Blank 8 Tube or Tray Tape and Reel
Blank I Commercial (0°C to +70°C) Industrial (-40°C to +85°C)
G(1) Green
PA Thin Shrink SOIC (TSSOP, SO56-2)

Access Time (tA)

Commercial Only Commercial Industrial

Low Power Speed in Nanoseconds

15
20

72V81 512 x 9 — 3.3V Dual FIFO
72V82 1,024 x 9 — 3.3V Dual FIFO
72V83 2,048 x 9 — 3.3V Dual FIFO
72V84 4,096 x 9 — 3.3V Dual FIFO
72V85 8,192 x 9 — 3.3V Dual FIFO

NOTE:
1. Green parts are available. For specific speeds contact your local sales office.

LEAD FINISH (SnPb) parts are in EOL process. Product Discontinuation Notice - PDN# SP-17-02
Notice

1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.

2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.

3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.

4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.

5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

*Standard*:
- Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

*High Quality*:
- Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.

7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or damage to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.

8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.

9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.

10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.

11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.

12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.

(Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,
Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

Trademark

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:
www.IDT.com/go/support

Rev.4.0-1 November 2017

© 2019 Renesas Electronics Corporation. All rights reserved.