P9221-R Layout Guidelines

Contents

1. Introduction ........................................................................................................................................... 2
   1.1 Key Points for Optimal Layout ........................................................................................................ 2
2. Rx Power Circuits .................................................................................................................................. 3
   2.1 VRECT and OUT Pin Capacitors ...................................................................................................... 4
   2.2 Thermal Management ....................................................................................................................... 5
   2.3 Communication and Resonance Capacitors .................................................................................... 7
   2.4 VDD18 and VDD5V Pin Capacitors .................................................................................................. 7
   2.5 SINK .................................................................................................................................................. 8
   2.6 Sensitive Circuits ............................................................................................................................ 9
3. PCB Footprint Design ............................................................................................................................... 10
4. Audible Noise Suppression .................................................................................................................... 11
5. Application Schematics, Bill of Materials (BOM), and Board Layout .................................................. 12
6. Revision History .................................................................................................................................... 18

List of Figures

Figure 1. P9221-R Power Block .................................................................................................................. 3
Figure 2. Recommended Orientation for the P9221-R 52-WLCSP Package ................................................... 4
Figure 3. P9221-R-EVK Evaluation Board V2.2 (Top Layer) ...................................................................... 5
Figure 4. P9221-R-EVK Evaluation Board V2.2 (Second Layer) ................................................................. 6
Figure 5. P9221-R-EVK Evaluation Board V2.2 (Third Layer) ................................................................. 6
Figure 6. P9221-R-EVK Evaluation Board V2.2 (Bottom Layer) ............................................................... 6
Figure 7. Communication and Resonance Capacitors ............................................................................... 7
Figure 8. VDD18 and VDD5V Pin Capacitors ............................................................................................ 7
Figure 9. SINK Connection to VRECT .................................................................................................... 8
Figure 10. P9221 Typical GND Noise Areas ............................................................................................. 9
Figure 11. P9221-R Recommended PCB Footprint Dimensions ............................................................... 10
Figure 12. Application Schematics ............................................................................................................ 12
Figure 13. Silkscreen – Top of Board ........................................................................................................ 15
Figure 14. Silkscreen – Bottom of Board .................................................................................................. 15
Figure 15. Top Copper Layer .................................................................................................................... 16
Figure 16. L2 Copper Layer ..................................................................................................................... 16
Figure 17. L3 Copper Layer ..................................................................................................................... 17
Figure 18. Bottom Copper Layer ............................................................................................................. 17
1. Introduction

The P9221-R Wireless Power Receiver (Rx) is an integrated circuit (IC) consisting of multiple high-power blocks and noise-sensitive circuits controlled by a microprocessor. When implementing the application circuit on a printed circuit board (PCB), there are often tradeoffs associated with managing the critical current paths. In order to optimize the design, components should be placed on the circuit board based on circuit function to guarantee best performance. The thermal management of the P9221-R is also important to the product’s performance and should be optimized when designing the PCB. The following guidance should be used in order to place the components in order of priority based on operation.

There are three main categories of circuitry:

- Power circuits
- Sensitive circuits
- Non-sensitive circuits

1.1 Key Points for Optimal Layout

- Route the power connections wide (≥ 100 mils) and on the same side of the PCB as the P9221-R.
- Use the layer under the P9221-R side of the board as a solid ground plane.
- Connect all 8 GND pins to the ground plane(s) using via-in-pads. Add a thermal tab for the J-row GND pins (see pin layout in the P9221-R Datasheet).
- Avoid unnecessary layer transitions for the AC power connections (LC node and the VRECT, AC1, AC2, and GND pins).
- Place the P9221-R as close as possible to the center of the board. Avoid placing it along the PCB edge.
- Connect as much copper as possible to every pin of the P9221-R, including pins that do not carry high current.
- Place components in the following order: resonance capacitors (C_S and C_D as shown in Figure 1), VRECT pin capacitors, BST pin capacitors, OUT pin capacitors, communication capacitors, VDD18 pin capacitors, and VDD5V pin capacitors.
- Use minimal trace-to-trace separation for all traces and planes connected to and within 10mm of the P9221-R.
- Use low-ESR resonance capacitors (C_S, C_D) to decrease losses in the LC and AC1 current path (C0G preferred).
- Follow the placement and routing suggestions outlined in the remainder of this document for the specific types of circuits. Refer to the schematics in section 5 for the location of components.
2. Rx Power Circuits

The main power circuits of the IDTP9221-R device are the resonance tank, the synchronous bridge rectifier/inverter, and the low drop-out (LDO) linear regulator. Secondary power circuits are the VDD5V and VDD18 regulators.

Figure 1.  P9221-R Power Block

Recommendation: Once the final shape of the production or development PCB has been determined and the connection points for the power transfer coil (L\textsubscript{RX}) have been chosen, place the P9221-R on the board as close to the center of the PCB as possible, taking into consideration the mechanical requirements of the system under design. Its orientation should be determined based on the ability to route connections and place the required components in the order of priority given in section 1.1. The main power current path is considered to be the connection from the L\textsubscript{RX} coil to the AC2 pin and the resonance capacitors to the AC1, GND, V\textsubscript{RECT}, and VOUT connections. The trace for the power connections should be wide and on the same side of the PCB as the P9221-R (see section 1.1 for requirements for the power connections). An example of the optimal P9221-R orientation relative to the L\textsubscript{RX} coil and the optimal output connector physical locations is shown in Figure 3.
2.1 VRECT and OUT Pin Capacitors

Place the VRECT output capacitors close to the pin since they are subjected to high current charging and power transmission currents at the operating frequency of the power transfer. The power transfer switching results in $\Delta V/\Delta t$ voltage steps high enough for consideration as noise generating signals at the AC1 and AC2 nodes and high current surges during normal operation.

The VRECT capacitors (C21, C22, C23, and C33 in the schematic in Figure 12) and OUT bypass capacitors (C10, C11, and optional C12) must be placed as close as possible to the associated pins. The small 0201 0.1\(\mu\)F capacitor C23 should be placed first, followed by the larger bulk capacitors. To avoid noise, it is important to keep to a minimum the area of the current loop that conducts the AC current from the synchronous bridge rectifier to the VRECT capacitors and GND. The copper planes should be as wide as possible for the connections for VRECT from the P9221-R to the capacitors and back to GND.
2.2 Thermal Management

The heat management of the P9221-R design is critical to performance, and from the thermal perspective, it is recommended that the main power connections be routed as directly as possible to the device. This allows optimal electrical and thermal performance. See the example layouts in Figure 3 through Figure 6 for a demonstration of the following principles of heat management.

The main power connections are VRECT, AC1, AC2, VOUT, the Rx coil node (LC node), and GND. These connections should be routed on the same side of the PCB as the P9221-R for maximum thermal benefit (excluding GND, which should be on the closest internal layer and the outer layer opposite to the P9221-R). These traces should avoid multiple layer changes in order to reduce voltage drops and thermal resistance induced by thin via walls. If these traces need to transfer to other layers, it should be accomplished using multiple vias that have enough spacing such that they do not block the current path leading up to the via.

The thermal tab, which is a copper shape with 22 thermal vias as shown in Figure 3, is an important connection and layout improvement because it assists with current conduction and dramatically improves the P9221-R thermal performance. Vias-in-pad for GND pins and the thermal tab are recommended for all layouts.

The outer layers of the PCB will be the most effective at transferring heat from the board to the ambient air or other objects. Spreading the heat into internal layers is also effective for lowering the operating temperature since the thickness of the PCB allows the thermal resistance of the FR-4 material to have a fairly small resistance to heat flow along the z-axis. Internal layers are able to effectively spread heat horizontally when they are not interrupted by traces and through-holes along their surface. An ideal layout will result in the entire PCB being approximately the same temperature; however, in order to obtain this result, all board layers should have planes that are fairly continuous and in direct contact with the P9221-R via-in-pads. A single internal layer should be selected for routing the majority of the inner row/column pins to the rest of the PCB. The third layer is preferred for this purpose. The required nodes for connecting heat spreading planes are GND, VRECT, AC1, AC2, and OUT. The other connections will spread heat due to natural thermodynamics, but the listed nodes contact the primary heat sources of the P9221-R.

Figure 3. P9221-R-EVK Evaluation Board V2.2 (Top Layer)
Figure 4. P9221-R-EVK Evaluation Board V2.2 (Second Layer)

Figure 5. P9221-R-EVK Evaluation Board V2.2 (Third Layer)

Figure 6. P9221-R-EVK Evaluation Board V2.2 (Bottom Layer)
2.3 Communication and Resonance Capacitors

The communication capacitors (C6 and C14) and resonance capacitors (C1, C2, C3, C5, and C9) should be placed on the same layer as the P9221-R. The resonance capacitors should be close to the P9221-R and have fairly direct connections to the respective pins (route 12 to 20 mils wide). The resonance capacitors should have wide copper planes connected to them (at least 50 mils) and be in-line from the P9221-R to the Rx coil. C0G-type capacitors will offer the highest performance and are highly recommended. The X7R and X5R type capacitors can be substituted. However, low-ESR capacitors should be utilized. Since all the load current and the current required to charge the VRECT/VOUT capacitors flows through the resonance capacitors, the heat developed within the resonance capacitors (Class II only) should be allowed to spread into large copper planes.

Figure 7. Communication and Resonance Capacitors

2.4 VDD18 and VDD5V Pin Capacitors

The VDD5V and VDD18 pin capacitors (C20 and C18) are used to stabilize the internal linear regulators. These capacitors must be located close to the P9221-R.

Figure 8. VDD18 and VDD5V Pin Capacitors
2.5 SINK

The SINK connection to the VRECT node is used to provide DC clamping of the rectifier output voltage during transient events. A 1/2W, 36Ω resistor (R2) must be located close to the P9221-R. Optimal placement is directly connected to the VRECT node and routed to the SINK pin using a trace width of at least 12 mils. This is the primary VRECT clamping mechanism and must be connected at all times.

Figure 9. SINK Connection to VRECT
2.6 Sensitive Circuits

The term “sensitive circuits” refers to noise-sensitive circuits that should be referenced to GND in the “quiet” ground area; see Figure 10. AC coupling, the thermistor bypass capacitors, and other capacitors are for decoupling noise. In order to optimize the signal-to-noise performance, it is recommended that the OUT pin capacitors be placed on the side of the P9221-R closest to the OUTPUT/INPUT voltage connector and that the rectifier capacitors be placed on the opposite side of the P9221-R. The rectifier and resonance nodes generate the highest harmonic noise, which must be filtered with a decoupling capacitor.

Figure 10. P9221 Typical GND Noise Areas

<table>
<thead>
<tr>
<th>DC OUT Current</th>
<th>Area at Risk for Rectifier/Inverter Switching Noise</th>
</tr>
</thead>
</table>

![Diagram of P9221 Typical GND Noise Areas]

Rectifier Capacitors
Out Capacitors
3. PCB Footprint Design

The P9221-R package is a fine-pitch WLCSP package. Improper footprint design can lead to solder shorts or open circuits. Poor PCB footprint design can also cause the performance to be degraded by limiting the robustness and diameter of the pin-to-board connections. To minimize the risk of such events, design the PCB pin pads and via-in-pads using the following guidance. Non-solder-mask defined pins are recommended, and solder paste should be applied with stencil openings of 0.127mm to 0.268mm (recommendation: 0.19mm typical) based on stencil thickness and solder paste selected. The pin diameter should be set to 0.268mm; the solder mask should be 0.3315mm; and via-in-pads should be 0.127mm to 0.15mm diameter holes.

Figure 11. P9221-R Recommended PCB Footprint Dimensions
4. Audible Noise Suppression

Wireless power receiver solutions have been observed to produce audible noise. If sound is detected, there are several steps that can be taken to reduce or eliminate the noise. Some of the sources of the audible noise have been identified to be the following: the rectifier capacitors, the Rx coil ferrite, and the communication capacitors. Typically, the rectifier capacitors are the most significant cause of audible noise. This is due to the WPC communication signals being generating in the audible frequency range and the use of small-form factor ceramic capacitors. The noise occurs due to the piezoelectric effect of ceramic capacitors. The capacitors constrict and expand while providing the communication pulses, and this noise is amplified as it flexes the PCB. The primary solution to this issue is to use low-acoustic noise capacitors. Alternatively, higher voltage rated components can have superior piezoelectric properties that can reduce the audible noise. Additionally, placing the capacitors on both sides of the PCB (directly above and below each other) counters the piezoelectric forces applied to the PCB (cancels the force by each capacitor). Another method is to add slots through the PCB on both outer sides of the capacitors or directly under each capacitor. One additional approach is to place additional lower capacitance value components in parallel to reduce the mechanical force of the piezoelectric effect per component.

For any additional questions, contact IDT technical support (see the last page for contact information).
5. Application Schematics, Bill of Materials (BOM), and Board Layout

Figure 12. Application Schematics
# Application Board Bill of Materials (BOM) V2.2

<table>
<thead>
<tr>
<th>Item</th>
<th>Reference</th>
<th>Quantity</th>
<th>Value</th>
<th>Description</th>
<th>Part number</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>AC2T, VDD5V, VPP18, VOSET, TS, SDA, SCL, RPO, RPG, INT, ILIM, GCOM, DEN, ALGY, ALGX, /EN</td>
<td>16</td>
<td>PTH_TP</td>
<td>Test Pad</td>
<td>10MIL_35PAD</td>
</tr>
<tr>
<td>2</td>
<td>AC2, LC</td>
<td>2</td>
<td>NP</td>
<td>TEST POINT</td>
<td>test_pt_sm_135x70</td>
</tr>
<tr>
<td>3</td>
<td>C1, C2, C3, C5</td>
<td>4</td>
<td>100nF</td>
<td>CAP CER 0.1µF 50V X5R 0402</td>
<td>GRM155R61H104KE19D 0402</td>
</tr>
<tr>
<td>4</td>
<td>C6, C14</td>
<td>2</td>
<td>47nF</td>
<td>CAP CER 0.047µF 50V X7R 0402</td>
<td>C1005X7R1H473K050BB 0402</td>
</tr>
<tr>
<td>5</td>
<td>C7, C15</td>
<td>2</td>
<td>NP</td>
<td>CAP CER 0.047µF 50V X7R 0402</td>
<td>C1005X7R1H473K050BB 0402</td>
</tr>
<tr>
<td>6</td>
<td>C8, C16</td>
<td>2</td>
<td>15nF</td>
<td>CAP CER 0.015µF 50V X7R 0402</td>
<td>GRM155R71H153KA12J 0402</td>
</tr>
<tr>
<td>7</td>
<td>C9</td>
<td>1</td>
<td>3.3nF</td>
<td>CAP CER 3300PF 50V X7R 0402</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>C10, C11, C21, C22, C33</td>
<td>5</td>
<td>10µF</td>
<td>CAP CER 10µF 25V X5R 0603</td>
<td>CL10A106MA8NRNC 0603</td>
</tr>
<tr>
<td>9</td>
<td>C12</td>
<td>1</td>
<td>NP</td>
<td>CAP CER 10µF 25V X5R 0603</td>
<td>CL10A106MA8NRNC 0603</td>
</tr>
<tr>
<td>10</td>
<td>C18, C20</td>
<td>2</td>
<td>1µF</td>
<td>CAP CER 1µF 10V X5R 0402</td>
<td>GRM155R61A105KE15D 0402</td>
</tr>
<tr>
<td>11</td>
<td>C19, C31</td>
<td>2</td>
<td>0.1µF</td>
<td>CAP CER 0.1µF 10V X5R 0201</td>
<td>C0603X5R1A104K030BC 0201</td>
</tr>
<tr>
<td>12</td>
<td>C23</td>
<td>1</td>
<td>0.1µF</td>
<td>CAP CER 0.1µF 25V X5R 0201</td>
<td>CL03A104KA3NNNC 0201</td>
</tr>
<tr>
<td>13</td>
<td>C25</td>
<td>1</td>
<td>NP</td>
<td>CAP CER 0.1µF 10V X5R 0201</td>
<td>C0603X5R1A104K030BC 0201</td>
</tr>
<tr>
<td>14</td>
<td>D1</td>
<td>1</td>
<td>LED</td>
<td>LED GREEN CLEAR 0603 SMD</td>
<td>150 060 GS7 500 0 0603_dioide</td>
</tr>
<tr>
<td>15</td>
<td>D6, D7</td>
<td>2</td>
<td>5.1V</td>
<td>DIODE ZENER 5.1V 100MW 0201</td>
<td>CZRZ5V1B-HF 0201</td>
</tr>
<tr>
<td>16</td>
<td>GND1, VRECT, VOUT, VOSNS, GND</td>
<td>5</td>
<td>Test Point</td>
<td>TEST POINT PC MINIATURE SMT</td>
<td>5015 test_pt_sm_135x70</td>
</tr>
<tr>
<td>17</td>
<td>J1</td>
<td>1</td>
<td>IC</td>
<td>HEADER_1X5_0P1PITCH60P42D</td>
<td>68002-205HLF header_1x5_0p1Pitch60p42d</td>
</tr>
<tr>
<td>18</td>
<td>RTS</td>
<td>1</td>
<td>NP</td>
<td></td>
<td>NTC2</td>
</tr>
<tr>
<td>19</td>
<td>R1, R13, R14</td>
<td>3</td>
<td>5.1kΩ</td>
<td>RES SMD 5.1K OHM 5% 1/16W 0402</td>
<td>MCR01MRTJ512 0402</td>
</tr>
<tr>
<td>20</td>
<td>R2</td>
<td>1</td>
<td>36Ω</td>
<td>RES SMD 36 OHM 5% 1/2W 0805</td>
<td>ERJ-P06J360V 0805</td>
</tr>
<tr>
<td>21</td>
<td>R6</td>
<td>1</td>
<td>NP</td>
<td>RES SMD 0.0OHM JUMPER</td>
<td>ERJ-2GE0R00X 0402</td>
</tr>
<tr>
<td>22</td>
<td>R8</td>
<td>1</td>
<td>0Ω</td>
<td>RES SMD 0.0OHM JUMPER 1/10W 0402</td>
<td>ERJ-2GE0R00X 0402</td>
</tr>
<tr>
<td>23</td>
<td>R15, R16</td>
<td>2</td>
<td>10KΩ</td>
<td>RES SMD 10K OHM 1% 1/10W 0603</td>
<td>RC0603FR-0710KL 0603</td>
</tr>
<tr>
<td>24</td>
<td>R17, R19, R23, R27, R29, R34, R38, R39</td>
<td>8</td>
<td>10kΩ</td>
<td>RES SMD 10K OHM 5% 1/16W 0402</td>
<td>CRCW040210K0JNEDIF 0402</td>
</tr>
<tr>
<td>Item</td>
<td>Reference</td>
<td>Quantity</td>
<td>Value</td>
<td>Description</td>
<td>Part number</td>
</tr>
<tr>
<td>------</td>
<td>-----------</td>
<td>----------</td>
<td>-------</td>
<td>-------------</td>
<td>-------------</td>
</tr>
<tr>
<td>25</td>
<td>R18, R22, R28, R30, R33, R41, R42</td>
<td>7</td>
<td>NP</td>
<td>RES SMD 10K OHM 5% 1/16W 0402</td>
<td>CRCW040210K0JNEDIF</td>
</tr>
<tr>
<td>26</td>
<td>R35</td>
<td>1</td>
<td>0Ω</td>
<td>RES SMD 0.00OHM 1/10W 0603</td>
<td>MCR03EZP000</td>
</tr>
<tr>
<td>27</td>
<td>U1</td>
<td>1</td>
<td>P9221-R</td>
<td>MP Wireless power receiver</td>
<td>P9221-R</td>
</tr>
<tr>
<td>28</td>
<td>U2</td>
<td>1</td>
<td>NP</td>
<td>IC EEPROM 128KBIT 400KHZ 8TDFN</td>
<td>24AA128T-I/MNY</td>
</tr>
</tbody>
</table>
Figure 13. Silkscreen – Top of Board

Figure 14. Silkscreen – Bottom of Board
Figure 15. Top Copper Layer

Figure 16. L2 Copper Layer
Figure 17. L3 Copper Layer

Figure 18. Bottom Copper Layer
## 6. Revision History

<table>
<thead>
<tr>
<th>Revision Date</th>
<th>Description of Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>April 24, 2018</td>
<td>• Updates for V2.2 of the P9221-R-EVK.</td>
</tr>
<tr>
<td></td>
<td>• Minor edits.</td>
</tr>
<tr>
<td>December 22, 2016</td>
<td>Initial release of document.</td>
</tr>
</tbody>
</table>
Notice

1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.

2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.

3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.

4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.

5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

*Standard*: Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

*High Quality*: Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.

7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.

8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.

9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.

10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.

11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.

12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.

(Note1) *Renesas Electronics* as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.

(Note2) *Renesas Electronics product(s)* means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

Corporate Headquarters
TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

Contact Information
For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.IDT.com/go/support

Trademarks
Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

© 2019 Renesas Electronics Corporation. All rights reserved.