As part of its broad, market-leading timing portfolio, Renesas offers highly differentiated RF timing devices for applications where leading precision clocking, jitter attenuation, and low phase noise frequency generation are critical for system performance, such as wireless infrastructure 4G / 5G radio, communication systems, microwave, CATV, test and measurement equipment and industrial systems. Our broad portfolio of RF timing solutions delivers exceptional performance by combining our technology and technical innovations in compact packages.

Sampling clock generators offer leading phase noise and jitter for lowest radio EVM / EMR, excellent close-in phase noise for CPRI applications, high fanout for high-density radios, and JESD204B support for converter synchronization. These devices remove virtually all noise from input reference clock and some also support Synchronous Ethernet and IEEE 1588 synchronization for 5G and eCPRI applications.

RF and microwave synthesizers offer leading phase noise and spurious performance, low-power consumption and integrate wideband VCOs with frequencies supporting multi-carrier, multi-mode FDD and TDD base station radio card applications.

The industry’s broadest buffer portfolio provides copies of RF clock signals with extremely low additive jitter and a wide range of optional features including phase delay adjustment, skew control, division capabilities, versatile input and output formats, and JESD204B support. Renesas RF buffers are available in a variety of fanout options.

For 5G massive MIMO and beamforming applications, our RF timing solutions also support extremely low phase skew drift in temperature to reduce occurrences of recalibration events in the radio paths and optimize actual data transmission.

**Product categories**
- RF and microwave synthesizers
- Jitter attenuators and sampling clock generators with JESD204B support
- RF buffers
- Radio synchronizers

**Features**
- Highly differentiated RF timing products
- Lowest clock phase noise and jitter
- Best spurious suppression
- Flexible frequency generation
- CPRI and eCPRI Synchronization
- Synchronous Ethernet and IEEE 1588

**Applications**

**Wireless Infrastructure**
- Base transceiver station
- Distributed antenna system and repeaters
- Microwave (RF / IF)
- High speed ADC / DAC / DUC / DDC clocking

**Test and Measurement**
- High-speed converter clocking
- Signal generator and spectrum analyzer
- Automated test equipment (ATE)

**Military**
- Tactical communication systems
- Radar

**Wireless and Broadband Infrastructure**
- Wireless and broadband
- Infrastructure
- Broadband CATV
- Headend (CMTS), edge QAM
- Distribution nodes
- Cable modem, set-top box
- DVR / PVR
- DOCSIS 3.1
- Satellite receivers and modems
RF TIMING FAMILY

Jitter Attenuation and Frequency Generation for ADC / DAC Reference Clocks

Renesas sampling clock generators address new radio designs including the latest 5G radio development, and continue to provide the industry’s lowest phase noise clock signals. The jitter attenuation capability relies on an external VCXO and the RF frequency generation on an internal VCO. These devices generate multiple phase aligned high-frequency output signals. The dedicated low-noise architecture of the integer-N PLLs enables low EMR radio designs and increases the noise margin on the clock subsystem. These devices generate up to five clock frequencies from internal VCO(s) distributed to up to 18 low-skew differential outputs. An integrated pulse generator provides JESD204B-compliant SYSREF synchronization signals. The SYSREF outputs always synchronize to the incident rising clock edge. Outputs support symmetrical 100Ω (LVDS type) and LVPECL 50Ω termination with a configurable output amplitude up to 2000 mV differential.

To request samples, download documentation or learn more visit: idt.com/rftiming

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Application</th>
<th>Main Frequencies (MHz)</th>
<th>Outputs</th>
<th>Phase Noise</th>
</tr>
</thead>
<tbody>
<tr>
<td>8V19N490A</td>
<td>CPRI / JESD204B</td>
<td>2949.12 and integer divisions</td>
<td>18</td>
<td>80fs (12 kHz to 20 MHz)</td>
</tr>
<tr>
<td>8V19N490-19</td>
<td>CPRI / JESD204B</td>
<td>2457.6 and integer divisions</td>
<td>18</td>
<td>80fs (12 kHz to 20 MHz)</td>
</tr>
<tr>
<td>8V19N490-24</td>
<td>CPRI / JESD204B</td>
<td>1966.08 and integer divisions</td>
<td>18</td>
<td>80fs (12 kHz to 20 MHz)</td>
</tr>
<tr>
<td>8V19N492</td>
<td>CPRI / JESD204B</td>
<td>2949.12 and integer divisions</td>
<td>15</td>
<td>80fs (12 kHz to 20 MHz)</td>
</tr>
<tr>
<td>8V19N470</td>
<td>CPRI</td>
<td>2949.12, 2457.6 and integer divisions</td>
<td>10</td>
<td>104fs (12 kHz to 20 MHz)</td>
</tr>
<tr>
<td>8V19N474</td>
<td>Ethernet</td>
<td>2500 and integer divisions</td>
<td>11</td>
<td>75fs (12 kHz to 20 MHz)</td>
</tr>
</tbody>
</table>

RF and Microwave PLL / Synthesizers

Renesas RF and Microwave PLLs integrate voltage-controlled oscillators (VCO) offering leading performance and an octave of frequency tuning range for multi-band local oscillator (LO) frequency synthesis up to 18 GHz. The wideband capability of these devices makes them ideal for applications where multiple frequencies are used or for reuse in different high-performance applications. Renesas RF PLLs offer low phase noise variation in temperature and operate up to 105°C case temperature, reducing the thermal constraints for the application.

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Grade</th>
<th>Input Frequency Range (MHz)</th>
<th>VCO Frequency Range (MHz)</th>
<th>Output Frequency Range (MHz)</th>
<th>FOM (dBc/Hz)</th>
<th>Output Power Range (dBm)</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>8V97051L</td>
<td>GSM900</td>
<td>10 to 310</td>
<td>2200 to 4400</td>
<td>34.375 to 4400</td>
<td>-231</td>
<td>-4 to 7</td>
<td>32-VQFN</td>
</tr>
<tr>
<td>8V97053L</td>
<td>GSM1800</td>
<td>10 to 310</td>
<td>2200 to 4400</td>
<td>34.375 to 4400</td>
<td>-231</td>
<td>-4 to 7</td>
<td>32-VQFN</td>
</tr>
<tr>
<td>8V97003</td>
<td>5G</td>
<td>10 to 1600</td>
<td>5500 to 11000</td>
<td>172 to 18000</td>
<td>-237 (Integer)</td>
<td>+14</td>
<td>48-VQFN</td>
</tr>
</tbody>
</table>

RF Fanout Buffers

RF buffers extend the fanout of clock generators and RF synthesizer components. Typically driven by PLL components, RF buffers maintain the low phase noise and noise floor of the differential input signal. Each buffer provides exact copies of the input clock or data signal. Buffers have either a single or dual channels for driving clock and radio synchronization signals at the same propagation delay. IDT’s fanout buffer portfolio contains buffers optimized for low additive phase noise, low output skew, low phase drift, deterministic phase delay and high frequency.

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Application</th>
<th>Output</th>
<th>Features</th>
<th>Frequency Max.</th>
</tr>
</thead>
<tbody>
<tr>
<td>8V79S680</td>
<td>JESD204B</td>
<td>16 LVDS / LVPECL</td>
<td>Dual channel, Phase delay</td>
<td>3000 MHz</td>
</tr>
<tr>
<td>8T9S308</td>
<td>Universal</td>
<td>8 LVDS / LVPECL</td>
<td>Individual output enable</td>
<td>3000 MHz</td>
</tr>
<tr>
<td>8SLVP family</td>
<td>Universal 3.3V/2.5V single and dual buffers</td>
<td>Single 1:2 to 1:12 LVPECL Dual 1:2 to 1.8 LVPECL</td>
<td>Low additive phase noise</td>
<td>2000 MHz</td>
</tr>
<tr>
<td>8SLVD family</td>
<td>2.5V Universal single and dual buffers</td>
<td>Single 1:2 to 1:12 LVDS Dual 1:2 to 1.4 LVDS</td>
<td>Low additive phase noise</td>
<td>2000 MHz</td>
</tr>
<tr>
<td>8P34S family</td>
<td>1.8V Universal single and dual buffers</td>
<td>Single 1:2 to 1:12 LVDS Dual 1:2 to 1.8 LVDS</td>
<td>Low additive phase noise, low power</td>
<td>1200 to 2000 MHz</td>
</tr>
</tbody>
</table>

To request samples, download documentation or learn more visit: idt.com/rftiming