Along with CSPUA877A or 98ULPA877A DDR2 PLL Provides a fully JEDEC compliant solution for DDR2 RDIMMs for 400, 533, 667 and 800MHz.

Features

  • 25-bit 1:1 or 14-bit 1:2 configurable registered buffer with parity check functionality
  • Supports SSTL_18 JEDEC specification on data inputs and outputs
  • Supports LVCMOS switching levels on CSR and RESET inputs
  • Low voltage operation VDD = 1.7V to 1.9V

Product Options

注文可能な製品ID Part Status Pkg. Type Lead Count (#) Temp. Grade Pb (Lead) Free Carrier Type パッケージ 購入/サンプル
74SSTUBF32866BBFG Active CABGA 96 C 1 Tray Package Info
Availability
74SSTUBF32866BBFG8 Active CABGA 96 C 1 Reel Package Info
Availability

Documentation & Downloads

タイトル 他の言語 Type 形式 サイズ 日付
データシート
74SSTUBF32866B Datasheet Datasheet PDF 710 KB
PCN / PDN
PCN# : A1609-02 Alternate Site at OSET Taiwan on Select Packages Product Change Notice PDF 30 KB
PCN#: A1309-03 Additional Assembly Sources Product Change Notice PDF 398 KB